Am79C30A/32A
Digital Subscriber Controller™ (DSC™) Circuit

DISTINCTIVE CHARACTERISTICS

- Combines CCITT I.430 S/T-Interface Transceiver, D-Channel LAPD Processor, Audio Processor (DSC device only), and IOM-2 Interface in a single chip
- Special operating modes allow realization of CCITT I.430 power-compliant terminal equipment
- S- or T-Interface Transceiver
  - Level 1 Physical Layer Controller
  - Supports point-to-point, short and extended passive bus configurations
  - Provides multiframe support
- Certified protocol software support available
- CMOS technology, TTL compatible
- D-channel processing capability
  - Flag generation/detection
  - CRC generation/checking
  - Zero insertion/deletion
  - Four 2-byte address detectors
  - 32-byte receive and 16-byte transmit FIFOs

Note:
*BCL/CH2STRB signal present for PLCC and TQFP packages only.

09893F–001
DISTINCTIVE CHARACTERISTICS (continued)

- Audio processing capability (DSC circuit only)
  - Registers for implementation of software-based speaker phone algorithms
  - Dual audio inputs
  - Earpiece and loudspeaker drivers
  - Codec/filter with A/µ selection
  - Programmable gain and equalization filters
  - Programmable sidetone level
  - Programmable DTMF, single tone, progress tone, and ringer tone generation
  - Programmable on-chip microphone amplifier

- Pin and software compatible with the Am79C32A ISDN Data Controller (IDC™) Circuit. The Am79C32A is used in data-only applications.

GENERAL DESCRIPTION

The Am79C30A Digital Subscriber Controller (DSC) Circuit and Am79C32A ISDN Data Controller (IDC) Circuit, shown in the Block Diagram, allow the realization of highly-integrated Terminal Equipment for the ISDN. The Am79C30A/32A is fully compatible with the CCITT-I-series recommendations for the S and T reference points, ensuring that the user of the device may design TEs which conform to the international standards.

The Am79C30A/32A provides a 192-Kbit/s full duplex digital path over four wires between the TE located on the subscriber’s premises and the NT or PABX linecard. All physical layer functions and procedures are implemented in accordance with CCITT Recommendation I.430, including framing, synchronization, maintenance, and multiple terminal contention. Both point-to-point and point-to-multipoint configurations are supported.

The Am79C30A/32A processes the ISDN basic rate bit stream, which consists of B1 (64 Kbit/s), B2 (64 Kbit/s), and D (16 Kbit/s) channels. The B channels are routed to and from different sections of the Am79C30A/32A under software control. The D channel is partially processed by the DSC/IDC circuit and is passed to the microprocessor for further processing.

The Main Audio Processor (MAP) uses Digital Signal Processing (DSP) to implement a high performance codec/filter function. The MAP interface supports a loudspeaker, an earpiece, and two separate audio inputs. Programmable on-chip gain is provided to simplify use of low output level microphones. The user may alter frequency response and gain of the MAP receive and transmit paths. Tone generators are included to implement ringing, call progress, and DTMF signals.

A Peripheral Port (PP) is provided to allow the B channels to be routed off-chip for processing by other peripherals. This port is configurable as either an industry-standard IOM-2 port, or as a serial bus port (SBP).

The TE design process is simplified by the availability of certified protocol software packages, which provide complete system solutions through OSI Layer 3.
Note:
Pin 1 is marked for orientation purposes.
CONNECTION DIAGRAMS (continued)
Top View

Note:
1. Pin 1 is marked for orientation purposes.
2. RSRVD = Reserved pin, should not be connected externally to any signal or supply.
AMD® standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below.

**Valid Combinations**

<table>
<thead>
<tr>
<th>Valid Combinations</th>
<th>JC, VC</th>
</tr>
</thead>
<tbody>
<tr>
<td>AM79C30A</td>
<td></td>
</tr>
<tr>
<td>AM79C32A</td>
<td></td>
</tr>
</tbody>
</table>

**OPTIONAL PROCESSING**
Blank = Standard Processing

**TEMPERATURE RANGE**
C = Commercial (0°C to +70°C)

**PACKAGE TYPE**
J = 44-pin Plastic Leaded Chip Carrier (PL 044)
V = 44-pin Thin Plastic Quad Flat Pack (PQT 044)

**SPEED OPTION**
Not Applicable

**DEVICE NAME/DESCRIPTION**
Am79C30A/32A
Digital Subscriber Controller (DSC) device
ISDN Data Controller (IDC) device

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, and to check on newly released combinations.
PIN DESCRIPTION*

Line Interface Unit (LIU)

HSW
Hook-Switch (Input)
The HSW signal indicates if the hook-switch is on or off hook. This signal may be generated with a mechanical switch wired to ground with a pull-up resistor to VCC. Any change in the HSW state causes an interrupt.

LIN1, LIN2
Subscriber Line Input (Differential Inputs)
The LIN1 and LIN2 inputs interface to the subscriber (S reference point) via an isolation transformer. LIN2 is the positive input; LIN1 is the negative input. These pins are not TTL compatible.

LOUT1, LOUT2
Subscriber Line Output (Differential Outputs)
The LOUT1 and LOUT2 line driver output signals interface to the subscriber line at the S reference point via an isolation transformer and resistors. LOUT2 is the positive S-interface driver (sources current during a High mark), and LOUT1 is the negative S-interface driver (sources current during Low mark). For multipoint applications, all TEs must maintain the same polarity on the S Interface. These pins are not TTL compatible.

Main Audio Processor (MAP)

All MAP pins are analog, and therefore are not TTL compatible.

AINA, AINB
Analog (Inputs)
These analog inputs allow for two separate analog (audio) inputs to the transmit path of the codec/filter. Input signals on either of these pins must be referenced to AREF.

AREF
Analog Reference (Output)
This is a nominal 2.25-V reference voltage output for biasing the analog inputs. When the MAP is disabled, this pin is high impedance.

CAP1, CAP2
Capacitor/Resistor (CAP1, Input; CAP2, Output)
An external resistor and capacitor are connected in series between these pins. These components are needed for the integrator in the Analog-to-Digital Converter (ADC).

EAR1, EAR2
Earpiece Interface (Differential Outputs)
EAR1 and EAR2 are the outputs from the receive path of the codec/filter. These differential outputs can directly drive a minimum load of 540 ohms.

LS1, LS2
Loudspeaker Interface (Differential Outputs)
LS1 and LS2 are push-pull outputs which can directly drive a minimum load of 40 ohms.

Microprocessor Interface (MPI)

A2–A0
Address Line (Inputs)
A2, A1, and A0 signals select source and destination registers for read and write operations on the data bus.

CS
Chip Select (Input)
CS must be Low to read or write to the Am79C30A/32A. Data transfer occurs over the bidirectional data lines (D7–D0).

D7–D0
Data Bus (Bidirectional with High-Impedance State)
The eight bidirectional data bus lines are used to exchange information with the microprocessor. D0 is the least significant bit (LSB) and D7 is the most significant bit (MSB). A High on the data bus line corresponds to a logic 1, and Low corresponds to a logic 0. These lines act as inputs when both WR and CS are active and as outputs when both RD and CS are active. When CS is inactive or both RD and WR are inactive, the D7–D0 pins are in a high-impedance state.

INT
Interrupt (Output)
An active Low output on the INT pin informs the external microprocessor that the Am79C30A/32A needs interrupt service. INT is updated once every 125 µs. The INT pin remains active until the Interrupt Register (IR) is read or the Am79C30A/32A is reset.

RESET
Reset (Input)
Reset is an active High signal which causes the Am79C30A/32A to immediately terminate its present activity and initialize to the reset condition. When reset returns Low, the Am79C30A/32A enters the Idle mode. The MCLK output remains active while RESET is held High.

Note
* All signal levels are TTL compatible unless otherwise stated.
**RD**
Read (Input)

The active Low read signal is conditioned by CS and indicates that internal information is to be transferred onto the data bus. A number of internal registers are user accessible. The contents of the accessed register are transferred onto the data bus after the High to Low transition of the RD input.

**WR**
Write (Input)

The active Low write signal is conditioned by CS and indicates that external information on the data bus is to be transferred to an internal register. The contents of the data bus are loaded on the Low to High transition of the WR input.

**Oscillator (OSC)**

**MCLK**
Master Clock (Output)

The MCLK output is available for use as the system clock for the microprocessor. MCLK is derived from the 12.288-MHz crystal via a programmable divider in the Am79C30A/32A which provides the following MCLK output frequencies: 12.288, 6.144, 4.096, 3.072, 1.536, 0.768, and 0.384 MHz.

**XTAL1, XTAL2**
External Crystal (Output, Input)

XTAL1 and XTAL2 are connected to an external parallel resonant crystal for the on-chip oscillator. XTAL2 can also be connected to an external source instead of a crystal, in which case XTAL1 should be left disconnected. The frequency must be 12.288 MHz, ± 80 ppm.

**Peripheral Port (PP)**

**SBIN**
Serial Data (Input/Output)

When the Peripheral Port is programmed to SBP mode, SBIN operates as an input for serial data. When the Peripheral Port is programmed to IOM-2 mode, SBIN functions as the data input except in the special case of IOM-2 Slave mode, when it becomes an open-drain output during part or all of the IOM-2 frame, or when deactivated.

**SBOUT**
Serial Data (Input/Output)

When the Peripheral Port is programmed to SBP mode, SBOUT operates as an output for serial data. When the Peripheral Port is programmed to IOM-2 mode, SBOUT functions as the data output except in the special case of IOM-2 Slave mode when it becomes an input during part or all of the IOM-2 frame.

**SCLK**
Serial Data Clock (Input/Output)

When the PP is programmed to SBP mode, SCLK outputs a 192-kHz data clock, which may be inverted under software control. When the PP is programmed to IOM-2 Master mode, SCLK outputs a 1.536-MHz 2X data clock. In IOM-2 Slave mode, SCLK functions as the clock input. The SCLK pin defaults to a high-impedance state upon reset, but becomes active after any MUX connection is made or if the PP is programmed to IOM-2 Master mode.

**SFS**
Serial Frame Sync (Input/Output)

In SBP mode, SFS outputs an 8-kHz frame synchronization signal. SFS is an output in IOM-2 Master mode, and an input in IOM-2 Slave mode. As an output, SFS is active for 8-bit periods. The SFS pin defaults to a high-impedance state upon reset, but becomes active after any MUX connection is made or if the PP is programmed to IOM-2 Master mode. For SBP mode, the active signal state is Low during Idle and 8 kHz in Active Data Only and Active Voice and Data modes.

**BCL/CH2STRB**
Bit Clock/SBP Channel 2 Strobe (Output, Three-state) (present only in PLCC package)

In SBP mode, this pin provides a strobe during the 8-bit times of the second 64-kbit/s data channel. In IOM-2 Master mode, this pin provides a 768-kHz bit clock to aid in the connection of non-IOM-2 devices to the port. In IOM-2 Slave mode, this pin is high-impedance.

**Power Supply Pins**

**PLCC Packages**

- $AV_{CC}$: +5-V analog power supply, ±5% (PLCC only)
- $AV_{SS}$: Analog ground (PLCC only)
- $DV_{SS}$: Digital ground (PLCC only)
- $DV_{CC}$: +5-V digital power supply, ±5% (PLCC only)

**DIP Packages**

- $V_{CC}$: +5-V power supply, ±5% (DIP only)
- $V_{SS}$: Ground (DIP only)

**Note:**

For best performance, decoupling capacitors should be installed between $V_{CC}$ and $V_{SS}$ as close to the chip as possible. Do not use separate supplies for analog and digital power and ground connections.
FUNCTIONAL DESCRIPTION

Microprocessor Interface (MPI)

The Am79C30A/32A can be connected to any general purpose 8-bit microprocessor via the MPI. The MCLK from the Am79C30A/32A can be used as the clock for the microprocessor. The MPI is an interrupt-driven interface containing all the circuitry necessary for access to the internal programmable registers, status registers, coefficient RAM, and transmit/receive buffers.

Line Interface Unit (LIU)

The LIU connects to the four-wire S Interface through a pair of isolation transformers, one for the transmit and one for the receive direction, as shown in Figure 1.

The receiver section of the LIU consists of a differential receiver, circuitry for bit timing recovery, circuitry for detecting High and Low marks, and a frame recovery circuit for frame synchronization. The receiver converts the received pseudo-ternary coded signals to binary before delivering them to the other blocks of the Am79C30A/32A. It also performs collision detection (E- and D-bit comparison) per the CCITT recommendations so several TEs can be connected to the same S Interface.

The transmitter consists of a binary to pseudo-ternary encoder and a differential line driver which meets the CCITT recommendations for the S Interface.

The Am79C30A/32A can establish multiframe synchronization, receive S bits, and transmit Q bits synchronized to the received frame.

![LIU Block Diagram](image)

Figure 1. LIU Block Diagram
Main Audio Processor (MAP)
(Am79C30A only)

Overview
The MAP, as illustrated in Figure 2, implements audio-band analog-to-digital (ADC) and digital-to-analog (DAC) conversions together with a wide variety of audio support functions. Analog interfaces are provided for a handset earpiece, a handset mouthpiece, a microphone, and a loudspeaker. A programmable analog preamplifier is included in front of the A/D converter. The codec and filter functions are implemented using digital signal processing (DSP) techniques to provide operational stability and programmable features. There is one programmable digital gain stage in the transmit path and two in the receive path to allow precise signal level control. Sidetone attenuation is programmable, and programmable equalization filters are present in both the receive and transmit paths in order to modify the frequency response of either path. Tone generation capability is included to allow generation of ringing signals, DTMF tones, and call progress signals. MAP operation is described in detail in the following sections.

Audio Inputs
The audio input port consists of two inputs (AINA and AINB) which are selectable, one at a time, by register programming. Signals applied to these inputs must be AC-coupled.

Earpiece and Loudspeaker Drivers
The earpiece and loudspeaker drivers each consist of amplifiers with differential, low-impedance outputs. The MAP receive path signal may be routed to either of these outputs, or to both outputs simultaneously. Alternatively, the MAP receive path may be routed to the EAR outputs while the Secondary Tone Ringer (STR) is routed to the LS outputs. The EAR drivers can drive loads \( \geq 130 \text{ ohms} \) between the EAR1 and EAR2 pins, while the LS drivers can drive loads \( \geq 40 \text{ ohms} \) between the LS1 and LS2 pins. The maximum capacitive-loading between EAR1 and EAR2 or between LS1 and LS2 is 100 pF. The EAR outputs are high-impedance when the MAP is disabled. The LS outputs are high impedance when both the MAP and the Secondary Tone Ringer are disabled.

Notes:
<table>
<thead>
<tr>
<th>Register</th>
<th>Minimum</th>
<th>Default</th>
<th>Maximum</th>
<th>Step</th>
</tr>
</thead>
<tbody>
<tr>
<td>GX</td>
<td>0 dB**</td>
<td>0 dB</td>
<td>12 dB</td>
<td>0.5 dB</td>
</tr>
<tr>
<td>GER</td>
<td>-10 dB**</td>
<td>0 dB</td>
<td>18 dB</td>
<td>0.5 dB</td>
</tr>
<tr>
<td>GR</td>
<td>-12 dB**</td>
<td>0 dB</td>
<td>0 dB</td>
<td>0.5 dB</td>
</tr>
<tr>
<td>STG</td>
<td>-18 dB**</td>
<td>-18 dB</td>
<td>0 dB</td>
<td>0.5 dB</td>
</tr>
<tr>
<td>GA</td>
<td>0 dB</td>
<td>0 dB</td>
<td>24 dB</td>
<td>6.0 dB</td>
</tr>
<tr>
<td>ASTG</td>
<td>-27 dB**</td>
<td>( \infty )</td>
<td>-6 dB</td>
<td>1.5 dB</td>
</tr>
</tbody>
</table>

* Programmable
**These registers can also be programmed for infinite attenuation to break the signal path if desired.

Figure 2. Main Audio Processor Block Diagram
Data Link Controller (DLC)

Overview

A 16-Kbit/s D-channel is time-multiplexed within the frame structure of the S Interface. The data carried by the D channel is encoded using the Link Access Protocol D-channel (LAPD) format shown in Figure 3. The D channel can be used to carry either end-to-end signaling or low-speed packet data. Further information concerning LAPD protocol can be found in the CCITT recommendations. The LIU controls the multiplexing and demultiplexing of the D-channel data between the S Interface and the DLC.

The DLC performs processing of Level-1 and partial Level-2 LAPD protocol, including flag detection and generation, zero deletion and insertion, Frame Check Sequence (FCS) processing for error detection, and some addressing capability. High level protocol processing is done by the external microprocessor. The microprocessor may process the address field in the LAPD frame depending on the programmed state of the DLC. The status of the DLC is held in the status registers and relevant interrupts are generated under user program control. In addition to transmit and receive data FIFOs, the DLC contains a 16-bit pseudo-random number generator (RNG) used in the CCITT D-channel address allocation procedure.

Figure 3. Level-2 Frame Structure Formats

Notes:

EA = Address Field Extension bit
C/R = Command/Response Field bit
SAPI = Service Access Point Identifier
TEI = Terminal Endpoint Identifier
FCS = Frame Check Sequence
Peripheral Port (PP)
Overview

The purpose of the Peripheral Port is to allow external peripherals to be connected to the DSC/IDC circuit. There are two basic modes of operation, Serial Bus Port mode, and IOM-2 Terminal mode. Within IOM-2 Terminal mode, the DSC/IDC circuit may be configured as any combination of IOM-2 timing/control master or slave. The definition of the Peripheral Port pins depends on the operating mode of the port, as described in Table 1.

### Table 1. Pin Operation versus Peripheral Port Modes

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>SBIN</td>
<td>IN</td>
<td>Z</td>
<td>IN/IOD</td>
<td>OD</td>
<td>IN/OD</td>
<td>OD/IOD</td>
<td>OD/IOD</td>
<td>OD/IOD</td>
</tr>
<tr>
<td>SBIOUT</td>
<td>OUT</td>
<td>Z</td>
<td>OD/IOD</td>
<td>OD/IOD</td>
<td>Z/IOD</td>
<td>IN/IOD</td>
<td>IN/IOD</td>
<td>IN/IOD</td>
</tr>
<tr>
<td>SCLK</td>
<td>OUT</td>
<td>Z</td>
<td>Low</td>
<td>IN</td>
<td>IN</td>
<td>IN</td>
<td>IN</td>
<td>IN</td>
</tr>
<tr>
<td>SFS</td>
<td>OUT</td>
<td>Z</td>
<td>Low</td>
<td>IN</td>
<td>IN</td>
<td>IN</td>
<td>IN</td>
<td>IN</td>
</tr>
<tr>
<td>BCL/CH2STRB</td>
<td>OUT</td>
<td>Z</td>
<td>Low</td>
<td>Z</td>
<td>Z</td>
<td>Z</td>
<td>Z</td>
<td>Z</td>
</tr>
</tbody>
</table>

**Note:**

*The Am79C30A is a non-Layer-1 component when operated in the Slave mode; however, it has a microprocessor interface. As a result, it is required to change the direction of its I/O pins at certain times in order to communicate with both the upstream Layer-1 device and any downstream peripheral devices. In the IOM-2 Slave mode, the direction of data flow is reversed with respect to the DSC circuit during Sub-frame 0 and during the deactivated state. The rule is that the upstream Layer-1 device only uses Sub-frame 0 and does not reverse its pins. Any non-Layer-1 component that does not contain a microprocessor interface (i.e., program by the DSC circuit over the Monitor channel in Sub-frame 1) uses Sub-frame 0 to talk to the Layer-1 device and Sub-frame 1 to talk to the DSC circuit. It does not reverse its pins.*
**ELECTRICAL CHARACTERISTICS**

**Absolute Maximum Ratings**

- Storage temperature: 
  -65°C to +150°C
- Ambient temperature with power applied: 
  -55°C to +125°C
- Supply voltage to ground, potential continuous: 
  0 V to +7.0 V
- Lead temperature (soldering, 10 sec): 
  300°C
- Maximum power dissipation: 
  1.5 W
- Voltage from any pin to VSS: 
  -0.5 V to VCC + 0.5 V
- DC input/output current (except LS1, LS2): 
  10 mA
- DC output current, LS1, LS2 only: 
  100 mA

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

**Operating Ranges**

- Commercial (C) devices
- Operating VCC range with respect to VSS: 
  4.75 V to 5.25 V
- Ambient temperature (TA): 
  0°C to +70°C

Operating Ranges define those limits between which the functionality of the device is guaranteed.

**DC Characteristics over Commercial Operating Ranges (unless otherwise specified)**

<table>
<thead>
<tr>
<th>Parameter Symbol</th>
<th>Parameter Descriptions</th>
<th>Test Conditions</th>
<th>Preliminary</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIH</td>
<td>Input High Level, except XTAL2</td>
<td></td>
<td>2.0 VCC + 25</td>
<td>V</td>
</tr>
<tr>
<td>VIH2</td>
<td>Input High Level XTAL2</td>
<td></td>
<td>0.80 VCC</td>
<td>V</td>
</tr>
<tr>
<td>VIL</td>
<td>Input Low Level</td>
<td></td>
<td>VSS – 0.25</td>
<td>V</td>
</tr>
<tr>
<td>VOL</td>
<td>Output Low Level, except SBOUT</td>
<td>IOL = 2 mA</td>
<td>0.40</td>
<td>V</td>
</tr>
<tr>
<td>VOL2</td>
<td>Output Low Level, SBOUT only</td>
<td>IOL = 7 mA</td>
<td>0.40</td>
<td>V</td>
</tr>
<tr>
<td>VOH</td>
<td>Output High Level</td>
<td></td>
<td>2.4 VCC</td>
<td>V</td>
</tr>
<tr>
<td>IOL</td>
<td>Output Leakage Current</td>
<td>0 &lt; VOUT &lt; VCC</td>
<td>±10</td>
<td>µA</td>
</tr>
<tr>
<td>IIL</td>
<td>Input Leakage Current</td>
<td>0 &lt; VIN &lt; VCC</td>
<td>±10</td>
<td>µA</td>
</tr>
<tr>
<td>CI</td>
<td>Input Capacitance</td>
<td>Temp = 25°C</td>
<td>10 (TYP)</td>
<td>pF</td>
</tr>
<tr>
<td>CO</td>
<td>Output Capacitance</td>
<td>Temp = 25°C</td>
<td>10 (TYP)</td>
<td>pF</td>
</tr>
</tbody>
</table>

**Operating Ranges**

Commercial (C) devices
Operating VCC range with respect to VSS: 4.75 V to 5.25 V
Ambient temperature (TA): 0°C to +70°C

Operating Ranges define those limits between which the functionality of the device is guaranteed.
Table 2. Revision E Power Specifications for CCITT-Restricted Mode Phone Operation

<table>
<thead>
<tr>
<th>Parameter Symbol</th>
<th>Parameter Descriptions</th>
<th>Test Conditions</th>
<th>Preliminary</th>
</tr>
</thead>
<tbody>
<tr>
<td>I_CC0</td>
<td>V_CC Supply Current (Power-Down mode)</td>
<td>V_CC = 5.25 V; V_IH = V_CC; V_IL = V_SS; mode = Power-Down; Clocks &amp; Oscillator Stopped; LIU Receiver Enabled; S Interface Silent (INFO 0)</td>
<td>4 5 mW</td>
</tr>
<tr>
<td>I_CC1</td>
<td>V_CC Supply Current (Idle mode)</td>
<td>V_CC = 5.25 V; V_IH = V_CC; V_IL = V_SS; mode = Idle; f_MCLK = 384 kHz; LIU Receiver Enabled; S Interface Silent (INFO 0)</td>
<td>20 25 mW</td>
</tr>
<tr>
<td>I_CC2</td>
<td>V_CC Supply Current (Active; Call Set-Up)</td>
<td>V_CC = 5.25 V; V_IH = V_CC; V_IL = V_SS; mode = Active, Data Only; f_MCLK = 3.072 MHz; LIU Receiver and Transmitter Enabled; S Interface Activated with Data on D-channel Only; S-interface Load = 50 ohms</td>
<td>80 105 mW</td>
</tr>
<tr>
<td>I_CC3</td>
<td>V_CC Supply Current (Active; Voice mode)</td>
<td>V_CC = 5.25 V; V_IH = V_CC; V_IL = V_SS; mode = Active Voice &amp; Data; f_MCLK = 384 kHz; LIU Receiver and Transmitter Enabled; S Interface Activated with Data on D-channel and one B-channel; S-interface Load = 50 ohms; AINA = –15 dBm0, 1-kHz Sine Wave; EAR1/EAR2 = –15 dBm0, 1-kHz Tone Driving 600 ohms</td>
<td>155 190 mW</td>
</tr>
<tr>
<td>I_CC4</td>
<td>V_CC Supply Current (Active; Ringing, No Load*)</td>
<td>V_CC = 5.25 V; V_IH = V_CC; V_IL = V_SS; mode = Active, Data Only; f_MCLK = 384 kHz; LIU Receiver and Transmitter Enabled; S Interface Activated with Data on D-channel Only; Secondary Tone Ringer Enabled at 0 dB, 400 Hz, No Load</td>
<td>125 150 mW</td>
</tr>
</tbody>
</table>

Note:
All power measurements assume PP disabled or in IOM-2 Deactivated mode.

*Power consumption with the output loaded will be I_CC4 + \( \frac{(V_{OUT, \text{peak})}}{R_{LOAD}} \)(V_CC)

For R_{LOAD} = 50 ohms and V_{OUT} = –12 dB (625 mV, peak), the maximum power consumption will be 215 mW.

AC Characteristics
V_CC = 5 V ±5%; V_SS = 0 V; T_A = 0°C to 70°C; MCLK = 3.072 MHz

Table 3. MAP Analog Characteristics (Am79C30A only)

<table>
<thead>
<tr>
<th>Parameter Symbol</th>
<th>Parameter Descriptions</th>
<th>Test Conditions</th>
<th>Preliminary</th>
</tr>
</thead>
<tbody>
<tr>
<td>Z_IN</td>
<td>Analog Input Impedance AINA or AINB to AREF</td>
<td>–1.25 V &lt; V_IN &lt; +1.25 V f_IN &lt; 4 kHz</td>
<td>200 Kohm</td>
</tr>
<tr>
<td>V_IOS</td>
<td>Allowable Offset Voltage at AINA or AINB with respect to AREF pin</td>
<td>–5 +5 mV</td>
<td></td>
</tr>
<tr>
<td>L_LS</td>
<td>Allowable Load LS1 to LS2</td>
<td>R_{LOAD} &gt; 40 ohms and C_{LOAD} &lt; 100 pF</td>
<td></td>
</tr>
<tr>
<td>L_EAR</td>
<td>Allowable Load EAR1 to EAR2</td>
<td>R_{LOAD} &gt; 540 ohms and C_{LOAD} &lt; 100 pF</td>
<td></td>
</tr>
<tr>
<td>L_AREF</td>
<td>Allowable Load AREF to V_SS or V_CC</td>
<td>R_{LOAD} &gt; 1 Kohm and C_{LOAD} &lt; 100 pF</td>
<td></td>
</tr>
<tr>
<td>V_AREF</td>
<td>Analog Reference Voltage</td>
<td>2.1 2.25 2.4 V</td>
<td></td>
</tr>
</tbody>
</table>