IEC-4-AFE-X
Quad ISDN Echocancellation Circuit
Analog Front End for Splitterless ADSL over ISDN
PEB 24902, Version 3.2
PEF 24902, Version 3.2

Wireline Communications
<table>
<thead>
<tr>
<th>Page</th>
<th>Subjects (major changes since last revision)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Page 9</td>
<td>Application: Added reference to System Description GEMINAX MAX</td>
</tr>
<tr>
<td>Page 10</td>
<td>References: Updated</td>
</tr>
<tr>
<td>Page 13</td>
<td>Added N.C.: Not connected.</td>
</tr>
<tr>
<td>Page 28</td>
<td>Removed Figure 7 (PSD mask for 4B3T ADSL-friendly) and Figure 8 (PSD mask 2B1Q ADSL-friendly) (described in System Description GEMINAX MAX)</td>
</tr>
<tr>
<td>Page 29</td>
<td>Absolute peak voltage: Removed values (There is no pulse mask specified)</td>
</tr>
<tr>
<td></td>
<td>Added common DC level</td>
</tr>
<tr>
<td>Page 38</td>
<td>Reset &amp; POR reset also the digital low pass filter</td>
</tr>
<tr>
<td>Page 40</td>
<td>Added power consumption values for 2B1Q</td>
</tr>
<tr>
<td>Page 40</td>
<td>Initialization and Operation: Added reference to System Description GEMINAX MAX</td>
</tr>
<tr>
<td>Page 42</td>
<td>Starpoint hybrid: Added values for main inductance of blocking coils, removed reference to FTZ 1 TR 216</td>
</tr>
<tr>
<td>Page 43</td>
<td>Added trafo type</td>
</tr>
<tr>
<td>Page 44</td>
<td>Added external circuitry for 2B1Q ADSL-friendly</td>
</tr>
<tr>
<td>Page 48</td>
<td>Removed pull-up specification</td>
</tr>
</tbody>
</table>
Table of Contents

1 Overview ................................................................. 8
   1.1 Features of the IEC-4-AFE-X Version 3.2 .......................... 8
   1.2 Application Diagram ............................................... 9
   1.3 Infineon’s IC Family for Splitterless FDD ADSL over ISDN ....... 9
   1.4 Related Documentation ............................................. 10
   1.5 Not Supported .................................................. 10

2 External Signals ....................................................... 11
   2.1 Logic Symbol ...................................................... 11
   2.2 Pin Diagram ....................................................... 12
   2.3 Pin Description .................................................... 12
      2.3.1 General Aspects .............................................. 13
      2.3.2 Pin Description: Changes to AFE V2.1 ..................... 13
      2.3.3 Pin Description: Complete List ............................... 14

3 Functional Description .................................................. 19
   3.1 Block Diagram .................................................... 20
   3.2 Clock Generation .................................................. 21
      3.2.1 Specification of the PLL and the 15.36 MHz Master Clock (Pin CL15) ......... 21
      3.2.2 Specification of the Crystal .................................. 24
   3.3 Analog Line Port .................................................. 25
      3.3.1 Analog-to-Digital Converter .................................. 26
      3.3.2 Range Function ............................................... 27
      3.3.3 Digital Low-Pass Filter ...................................... 28
      3.3.4 Digital-to-Analog Converter and Linedriver .................... 28
      3.3.5 Analog Loop-Back Function ................................... 30
      3.3.6 Level Detect ................................................ 30
   3.4 Digital Interface .................................................. 31
      3.4.1 Frame Structure on the Digital Interface in the 2B1Q Mode .......... 32
      3.4.2 Frame Structure on the Digital Interface in the 4B3T Mode ........... 32
      3.4.3 Propagation Delay in Transmit Direction ....................... 33
   3.5 Serial Control Interface (SCI) .................................... 33
      3.5.1 General ....................................................... 33
      3.5.2 SCI System Configuration .................................... 33
      3.5.3 SCI Physical Interface ......................................... 34
      3.5.4 IEC-4-AFE-X Version 3.2 Address .................................. 34
   3.6 Boundary Scan Test Controller ................................... 35

4 Operational Description ................................................ 38
   4.1 Reset ............................................................ 38
   4.2 Power-on-Reset (POR) ............................................ 38
   4.3 Power Down ...................................................... 39
   4.4 Power Consumption ............................................... 40
   4.5 Initialization and Operation ..................................... 40
# Table of Contents

5  **External Circuitry** ................................................................. 41  
5.1 Terminating Impedance of the Line Port (Informative) .................. 41  
5.2 Terminating Impedance of the ADSL Port (Informative) ............... 41  
5.3 Starpoint Hybrid ...................................................................... 42  
5.4 External Circuitry 4B3T ADSL-friendly ...................................... 43  
5.5 External Circuitry 2B1Q ADSL-friendly ...................................... 44  

6  **Electrical Characteristics** ....................................................... 46  
6.1 Absolute Maximum Ratings ..................................................... 46  
6.2 Operating Ambient Temperature .............................................. 47  
6.3 Supply Voltages ....................................................................... 47  
6.4 DC Characteristics ................................................................... 48  
6.5 AC Characteristics ................................................................... 49  
6.5.1 Digital Interface Timing ....................................................... 49  
6.5.2 Boundary Scan Timing ........................................................ 50  

7  **Package Outlines** ................................................................. 51
<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Figure 1</td>
<td>Application Diagram.</td>
<td>9</td>
</tr>
<tr>
<td>Figure 2</td>
<td>Logic Symbol IEC-4-AFE-X Version 3.2</td>
<td>11</td>
</tr>
<tr>
<td>Figure 3</td>
<td>Pin Diagram IEC-4-AFE-X Version 3.2</td>
<td>12</td>
</tr>
<tr>
<td>Figure 4</td>
<td>Block Diagram</td>
<td>20</td>
</tr>
<tr>
<td>Figure 5</td>
<td>Jitter Transfer Gain in dB</td>
<td>22</td>
</tr>
<tr>
<td>Figure 6</td>
<td>Maximum Phase Difference Due to Sinusoidal Input Jitter</td>
<td>22</td>
</tr>
<tr>
<td>Figure 7</td>
<td>Block Diagram of Special Functions in the IEC-4-AFE-X Version 3.2</td>
<td>30</td>
</tr>
<tr>
<td>Figure 8</td>
<td>Frame Structure on SDX and SDR in 2B1Q Mode</td>
<td>32</td>
</tr>
<tr>
<td>Figure 9</td>
<td>Frame Structure on SDX and SDR in 4B3T Mode</td>
<td>33</td>
</tr>
<tr>
<td>Figure 10</td>
<td>SCI Bus</td>
<td>34</td>
</tr>
<tr>
<td>Figure 11</td>
<td>Power-on-Reset Behavior of the IEC-4-AFE-X after VDD Collapse</td>
<td>39</td>
</tr>
<tr>
<td>Figure 12</td>
<td>Terminating Impedance of the ADSL Port Z_ADSL-I</td>
<td>41</td>
</tr>
<tr>
<td>Figure 13</td>
<td>Starpoint Hybrid</td>
<td>42</td>
</tr>
<tr>
<td>Figure 14</td>
<td>External Circuitry - 4B3T ADSL-friendly</td>
<td>43</td>
</tr>
<tr>
<td>Figure 15</td>
<td>ISDN External Circuitry - 2B1Q</td>
<td>44</td>
</tr>
<tr>
<td>Figure 16</td>
<td>Maximum Line Input Current</td>
<td>47</td>
</tr>
<tr>
<td>Figure 17</td>
<td>Power Supply Blocking</td>
<td>48</td>
</tr>
<tr>
<td>Figure 18</td>
<td>Boundary Scan Timing</td>
<td>50</td>
</tr>
<tr>
<td>Figure 19</td>
<td>P-MQFP-64-9 HS (Plastic Metric Quad Flat Package)</td>
<td>51</td>
</tr>
<tr>
<td>Table</td>
<td>Description</td>
<td>Page</td>
</tr>
<tr>
<td>---------</td>
<td>------------------------------------------------------------------------------</td>
<td>-------</td>
</tr>
<tr>
<td>Table 1</td>
<td>Serial Control Interface (SCI)</td>
<td>13</td>
</tr>
<tr>
<td>Table 2</td>
<td>Address Pins and Test Mode</td>
<td>13</td>
</tr>
<tr>
<td>Table 3</td>
<td>Pin Definitions and Functions</td>
<td>14</td>
</tr>
<tr>
<td>Table 4</td>
<td>PLL Characteristics</td>
<td>23</td>
</tr>
<tr>
<td>Table 5</td>
<td>PLL Input Requirements</td>
<td>24</td>
</tr>
<tr>
<td>Table 6</td>
<td>Specification of the Crystal</td>
<td>24</td>
</tr>
<tr>
<td>Table 7</td>
<td>Specified Data of the Analog-to-Digital Converter</td>
<td>26</td>
</tr>
<tr>
<td>Table 8</td>
<td>Average Transmit Power</td>
<td>28</td>
</tr>
<tr>
<td>Table 9</td>
<td>Characteristics of the TX-Path</td>
<td>29</td>
</tr>
<tr>
<td>Table 10</td>
<td>Specified Data of the Level Detection Circuit</td>
<td>31</td>
</tr>
<tr>
<td>Table 11</td>
<td>Coding of the 2B1Q Data Pulse (AOUTx/BOUTx)</td>
<td>32</td>
</tr>
<tr>
<td>Table 12</td>
<td>Coding of the 4B3T Data Pulse (AOUTx/BOUTx)</td>
<td>33</td>
</tr>
<tr>
<td>Table 13</td>
<td>Pin Types and Boundary Scan Cells</td>
<td>35</td>
</tr>
<tr>
<td>Table 14</td>
<td>Sequence of Pins in the Boundary Scan</td>
<td>35</td>
</tr>
<tr>
<td>Table 15</td>
<td>TAP Controller Instructions</td>
<td>36</td>
</tr>
<tr>
<td>Table 16</td>
<td>Parameters for POR Activation</td>
<td>39</td>
</tr>
<tr>
<td>Table 17</td>
<td>Power Consumption (4B3T ADSL-friendly)</td>
<td>40</td>
</tr>
<tr>
<td>Table 18</td>
<td>Power Consumption (2B1Q ADSL-friendly)</td>
<td>40</td>
</tr>
<tr>
<td>Table 19</td>
<td>Terminating Impedance of the ISDN Port Z_ISDN</td>
<td>41</td>
</tr>
<tr>
<td>Table 20</td>
<td>Parameters of the Starpoint Hybrid</td>
<td>42</td>
</tr>
<tr>
<td>Table 21</td>
<td>External Circuitry Parameters - 4B3T ADSL-friendly</td>
<td>43</td>
</tr>
<tr>
<td>Table 22</td>
<td>External Circuitry Parameters -2B1Q ADSL-friendly</td>
<td>45</td>
</tr>
<tr>
<td>Table 23</td>
<td>Absolute Maximum Ratings</td>
<td>46</td>
</tr>
<tr>
<td>Table 24</td>
<td>Operating Ambient Temperature</td>
<td>47</td>
</tr>
<tr>
<td>Table 25</td>
<td>DC Characteristics</td>
<td>48</td>
</tr>
<tr>
<td>Table 26</td>
<td>Interface Signals of IEC-4-AFE-X and DFE-Q/DFE-T</td>
<td>49</td>
</tr>
<tr>
<td>Table 27</td>
<td>Boundary Scan Timing</td>
<td>50</td>
</tr>
</tbody>
</table>
IEC-4-AFE-X
Quad ISDN Echocancellation Circuit Analog Front End for Splitterless ADSL over ISDN

Version 3.2

Features

1 Overview

The IEC-4-AFE-X Version 3.2 is part of Infineon´s chip set for a splitterless, FDD (non-overlapped) ADSL over ISDN linecard based on GEMINAX MAX according to Ref [3.], chapter 4.2.2 of Ref [5.], Annex B of Ref [6.] / Ref [7.], and Ref [8.]. Figure 1 shows the basic architecture of an integrated ISDN and ADSL linecard based on GEMINAX MAX chip set. The IEC-4-AFE-X Version 3.2 is designed for use in central office, DLCs and DSLAMs.

1.1 Features of the IEC-4-AFE-X Version 3.2

- Four port ISDN Echo Cancellation Circuit Analog Frontend
- Offers all features of AFE V2.1 (Ref [1.])\(^1\)
- Integrated digital transmit low-pass filter, which obsoletes the need for an discrete, passive splitter device
- Conforms in connection with GEMINAX MAX chip set to Ref [3.], especially to the following ISDN PSD masks:
  - ’PSD mask for a 4B3T ISDN system with integrated splitter’ acc. to Ref [3.] (4B3T ADSL friendly, compatible to ADSL US spectrum down to 138 kHz)
  - ’PSD mask for a 2B1Q ISDN system with integrated splitter’ acc. to Ref [3.] (2B1Q ADSL friendly, compatible to ADSL US spectrum down to 120 kHz)
- Footprint compatible to AFE V2.1 (Ref [1.])
- Serial control interface for communication with GEMINAX MAX chip set

\(^1\) With the exception of features for ISDN only, which are overruled by Ref [3.]

<table>
<thead>
<tr>
<th>Type</th>
<th>Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>PEB 24902</td>
<td>P-MQFP-64-9 HS</td>
</tr>
<tr>
<td>PEF 24902</td>
<td>P-MQFP-64-9 HS</td>
</tr>
</tbody>
</table>

Data Sheet 8 2004-05-28
1.2 Application Diagram

Figure 1 shows a typical application of IEC-4-AFE-X Version 3.2 together with Infineon´s IC family for splitterless FDD ADSL over ISDN and DFE-T/Q Version V2.2 (Chapter 1.3) for an integrated voice and data solution (IVD).

Figure 1 Application Diagram

Note: IEC-4-AFE-X Version 3.2 is designed for operation with GEMINAX MAX chip set. The system properties of an IVD ISDN consisting of GEMINAX MAX chipset, IEC-4-AFE-X Version 3.2 and DFE-Q/T V2.2 are described in Ref [9].

Attention: Any warranty, whether express or implied shall be subject to the use of the chips within the procedure as outlined in the respective Data Sheet. In case the chips are used incorrectly or not used within the logic or electrical specifications, any and all warranty or other claim based on any defect or malfunction whatsoever shall be excluded.

1.3 Infineon´s IC Family for Splitterless FDD ADSL over ISDN

ISDN
- PEB 24902 / PEF 24902 IEC-4-AFE-X Version 3.2
- PEF 24911 DFE-Q Version 2.2
- PEF 24901 DFE-T Version 2.2
ADSL

- PEF 55008 GEMINAX-D MAX
- PEF 55204 GEMINAX-A0 MAX
- PEF 55208 GEMINAX-A8 MAX
- PEB 22716 GEMINAX-L2 MAX

1.4 Related Documentation

1. AFE V2.1, Quad ISDN Echocancellation Circuit Analog Front End, PEF / PEB 24902 Version 2.1, Data Sheet DS2, Infineon Technologies AG, January 2001
2. TS 102080 V1.3.2, Transmission and Multiplexing; ISDN basic rate access, Digital transmission system on metallic local lines, ETSI, May 2000
3. TS 102080 V1.4.1, Transmission and Multiplexing; ISDN basic rate access, Digital transmission system on metallic local lines, Annex-D: ISDN systems requirements when coexisting with ADSL or VDSL, ETSI, July 2003
5. TS 101388 V1.3.1, Transmission and Multiplexing (TM); Access transmission systems on metallic access cables; Asymmetric Digital Subscriber Line (ADSL)-European specific requirements, ETSI, May 2002
8. 1 TR 112, Description of the U-R2 Interface of ADSL Systems, U-R2 Interface, V5.1, DTAG, Dezember 2003
9. GEMINAX MAX, Preliminary User’s Manual, Rev. 1.0, ADSL2+ Data Only and Integrated Voice and Data Linecard, System Description, Infineon, Apr. 2004

1.5 Not Supported

IEC-4-AFE-X Version 3.2 does not support ISDN-only operation according to Ref [2]. IEC-4-AFE-X Version 3.2 in connection with GEMINAX MAX chip set supports ADSL-friendly operation according to Ref [3], which overrules several requirements of Ref [2].
2 External Signals

Attention: Any warranty, whether express or implied shall be subject to the use of the chips within the procedure as outlined in the respective Data Sheet. In case the chips are used incorrectly or not used within the logic or electrical specifications, any and all warranty or other claim based on any defect or malfunction whatsoever shall be excluded.

2.1 Logic Symbol

Figure 2 Logic Symbol IEC-4-AFE-X Version 3.2
2.2 Pin Diagram

Figure 3 Pin Diagram IEC-4-AFE-X Version 3.2

2.3 Pin Description
2.3.1 General Aspects

The following abbreviations are used:

I Input. Digital LvTTL levels
O Output. Digital LvTTL levels
OD Open Drain
PU Pull Up
PD Pull Down
N.C. Not Connected

2.3.2 Pin Description: Changes to AFE V2.1

Some unused pins of AFE V2.1 are used for AFE-X for additional functionality. Table 1 to Table 2 list all pins with changed functionality as compared to AFE V2.1.

### Table 1 Serial Control Interface (SCI)

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Old</th>
<th>New</th>
<th>I/O</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>12</td>
<td>N.C.</td>
<td>SCS</td>
<td>I (PD)</td>
<td>Tie to '1'</td>
</tr>
<tr>
<td>43</td>
<td>N.C.</td>
<td>SCLK</td>
<td>I (PD)</td>
<td>Serial Clock</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Clock signal of the SCI</td>
</tr>
<tr>
<td>27</td>
<td>ADDR</td>
<td>DIN</td>
<td>I (PD)</td>
<td>Serial Data Receive</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Receive data line of the SCI</td>
</tr>
<tr>
<td>54</td>
<td>N.C.</td>
<td>DOUT</td>
<td>OD</td>
<td>Serial Data Transmit</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Transmit data line of the SCI</td>
</tr>
</tbody>
</table>

### Table 2 Address Pins and Test Mode

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Old</th>
<th>New</th>
<th>I/O</th>
<th>Function</th>
</tr>
</thead>
</table>
| 35      | N.C.  | ADDR0   | I (PD) | Address 0
|         |       |         |     | Pinstrapping of AFE-X address for SCI access |
| 14      | N.C.  | ADDR1   | I (PD) | Address 1
|         |       |         |     | Pinstrapping of AFE-X address for SCI access |
| 45      | N.C.  | ADDR2   | I (PD) | Address 2
|         |       |         |     | Pinstrapping of AFE-X address for SCI access |
2.3.3 Pin Description: Complete List

Table 3 Pin Definitions and Functions

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Input (I)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Output (O)</td>
<td></td>
</tr>
</tbody>
</table>

**Power Supply Pins**

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>37</td>
<td>VDD\textsubscript{d1}</td>
<td>5 V ±5% digital supply voltage</td>
</tr>
<tr>
<td>11</td>
<td>VDD\textsubscript{d2}</td>
<td></td>
</tr>
<tr>
<td>34</td>
<td>VDD\textsubscript{a0}</td>
<td>5 V ±5% analog supply voltage</td>
</tr>
<tr>
<td>15</td>
<td>VDD\textsubscript{a1}</td>
<td></td>
</tr>
<tr>
<td>46</td>
<td>VDD\textsubscript{a2}</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>VDD\textsubscript{a3}</td>
<td></td>
</tr>
<tr>
<td>42</td>
<td>GND\textsubscript{d1}</td>
<td>0 V digital</td>
</tr>
<tr>
<td>6</td>
<td>GND\textsubscript{d2}</td>
<td></td>
</tr>
<tr>
<td>32</td>
<td>GND\textsubscript{a0}</td>
<td>0 V analog</td>
</tr>
<tr>
<td>17</td>
<td>GND\textsubscript{a1}</td>
<td></td>
</tr>
<tr>
<td>49</td>
<td>GND\textsubscript{a2}</td>
<td></td>
</tr>
<tr>
<td>64</td>
<td>GND\textsubscript{a3}</td>
<td></td>
</tr>
<tr>
<td>30</td>
<td>V\textsubscript{REF0}</td>
<td>N.C.</td>
</tr>
</tbody>
</table>

**Reference Voltage**

No function, a capacitor, 100 nF, may be connected to GND to maintain compatibility with previous versions.
## External Signals

### Table 3: Pin Definitions and Functions (cont’d)

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Input (I)</th>
<th>Output (O)</th>
<th>Description</th>
</tr>
</thead>
</table>
| 19      | $V_{REF1}$ | N.C.     |            | Reference Voltage  
No function, a capacitor, 100 nF, may be connected to GND to maintain compatibility with previous versions |
| 51      | $V_{REF2}$ | N.C.     |            | Reference Voltage  
No function, a capacitor, 100 nF, may be connected to GND to maintain compatibility with previous versions |
| 62      | $V_{REF3}$ | N.C.     |            | Reference Voltage  
No function, a capacitor, 100 nF, may be connected to GND to maintain compatibility with previous versions |

### JTAG Boundary Scan

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Input (I)</th>
<th>Output (O)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>57</td>
<td>TCK</td>
<td>I</td>
<td></td>
<td>Test Clock</td>
</tr>
<tr>
<td>58</td>
<td>TMS</td>
<td>I (PU)</td>
<td></td>
<td>Test Mode Select</td>
</tr>
<tr>
<td>55</td>
<td>TDI</td>
<td>I (PU)</td>
<td></td>
<td>Test Data Input</td>
</tr>
<tr>
<td>56</td>
<td>TDO</td>
<td>O</td>
<td></td>
<td>Test Data Output</td>
</tr>
</tbody>
</table>
| 59      | TDISS  | I (PU)    |            | JTAG Boundary Scan Disable  
Active low, internal pullup ($I_{TDISS} = -100 \mu A$ (typ.)) |

Note: case of JTAG interface disabled ($TDISS = 0$), pin TCK should be pulled down on board (e.g. pull-down of 47 kΩ).

### Line Port Pins

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Input (I)</th>
<th>Output (O)</th>
<th>Description</th>
</tr>
</thead>
</table>
| 29      | AIN0   | I         |            | Differential U interface input  
Line port 0 |
| 28      | BIN0   | I         |            | Differential U interface input  
Line port 0 |
| 33      | AOUT0  | O         |            | Differential U interface output  
Line port 0 |
| 36      | BOUT0  | O         |            | Differential U interface output  
Line port 0 |
| 20      | AIN1   | I         |            | Differential U interface input  
Line port 1 |
| 21      | BIN1   | I         |            | Differential U interface input  
Line port 1 |

Data Sheet 15 Rev. 1, 2004-05-28
Table 3  Pin Definitions and Functions  (cont’d)

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Input (I)</th>
<th>Output (O)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>16</td>
<td>AOUT1</td>
<td>O</td>
<td></td>
<td>Differential U interface output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Line port 1</td>
</tr>
<tr>
<td>13</td>
<td>BOUT1</td>
<td>O</td>
<td></td>
<td>Differential U interface output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Line port 1</td>
</tr>
<tr>
<td>52</td>
<td>AIN2</td>
<td>I</td>
<td></td>
<td>Differential U interface input</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Line port 2</td>
</tr>
<tr>
<td>53</td>
<td>BIN2</td>
<td>I</td>
<td></td>
<td>Differential U interface input</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Line port 2</td>
</tr>
<tr>
<td>47</td>
<td>AOUT2</td>
<td>O</td>
<td></td>
<td>Differential U interface output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Line port 2</td>
</tr>
<tr>
<td>44</td>
<td>BOUT2</td>
<td>O</td>
<td></td>
<td>Differential U interface output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Line port 2</td>
</tr>
<tr>
<td>61</td>
<td>AIN3</td>
<td>I</td>
<td></td>
<td>Differential U interface input</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Line port 3</td>
</tr>
<tr>
<td>60</td>
<td>BIN3</td>
<td>I</td>
<td></td>
<td>Differential U interface input</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Line port 3</td>
</tr>
<tr>
<td>2</td>
<td>AOUT3</td>
<td>O</td>
<td></td>
<td>Differential U interface output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Line port 3</td>
</tr>
<tr>
<td>5</td>
<td>BOUT3</td>
<td>O</td>
<td></td>
<td>Differential U interface output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Line port 3</td>
</tr>
</tbody>
</table>

Digital Interface

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Input (I)</th>
<th>Output (O)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>CL15</td>
<td>I/O</td>
<td></td>
<td>Master Clock 15.36 MHz</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>All operations and the data exchange on the digital</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>interface are based on this clock. CL 15 is set to</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>an input at power-on. If a 15.36 MHz clock is</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>generated by the internal PLL/oscillator or if an</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>external clock is provided at XIN then CL15</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>becomes an output and issues this clock. If the pin</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>XIN is clamped to low or high then CL15 remains an</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>input and an other device has to provide the 15.36</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>MHz clock.</td>
</tr>
<tr>
<td>38</td>
<td>PDM0</td>
<td>O</td>
<td></td>
<td>Pulse density modulated output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Of the second-order sigma-delta ADC of line port 0</td>
</tr>
<tr>
<td>39</td>
<td>PDM1</td>
<td>O</td>
<td></td>
<td>Pulse density modulated output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Of the second-order sigma-delta ADC of line port 1</td>
</tr>
</tbody>
</table>
### Table 3  Pin Definitions and Functions (cont’d)

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Input (I)</th>
<th>Output (O)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>40</td>
<td>PDM2</td>
<td>O</td>
<td></td>
<td>Pulse density modulated output of the second-order sigma-delta ADC of line port 2</td>
</tr>
<tr>
<td>8</td>
<td>PDM3</td>
<td>O</td>
<td></td>
<td>Pulse density modulated output of the second-order sigma-delta ADC of line port 3</td>
</tr>
<tr>
<td>31</td>
<td>XDN0</td>
<td>N.C.</td>
<td></td>
<td>For future use, leave pin open</td>
</tr>
<tr>
<td>18</td>
<td>XDN1</td>
<td>N.C.</td>
<td></td>
<td>For future use, leave pin open</td>
</tr>
<tr>
<td>50</td>
<td>XDN2</td>
<td>N.C.</td>
<td></td>
<td>For future use, leave pin open</td>
</tr>
<tr>
<td>63</td>
<td>XDN3</td>
<td>N.C.</td>
<td></td>
<td>For future use, leave pin open</td>
</tr>
<tr>
<td>24</td>
<td>SDX</td>
<td>I</td>
<td></td>
<td>Serial Data Transmit Interface for the Transmit and Control Data. Up to eight(^1) lines can be multiplexed on SDX. Transmission and sampling is based on clock CL15 (15.36 MBit/s).</td>
</tr>
<tr>
<td>41</td>
<td>SDR</td>
<td>O</td>
<td></td>
<td>Serial Data Receive Level information for the detection of the awake tone. The four lines are multiplexed on SDR.</td>
</tr>
<tr>
<td>23</td>
<td>CODE</td>
<td>I</td>
<td></td>
<td>Select 2B1Q or 4B3T Code Code = low sets 2B1Q Code.</td>
</tr>
<tr>
<td>25</td>
<td>RES</td>
<td>I</td>
<td></td>
<td>Reset Reset and power down of the entire AFE-X including PLL and all four line ports. Asynchronous signal, active low. <em>Note: While RES=low, the PLL is not reset statically, but only during the falling edge at pin RES.</em></td>
</tr>
</tbody>
</table>

**PLL**

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Input (I)</th>
<th>Output (O)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>XOUT</td>
<td>O</td>
<td></td>
<td>Crystal Out 15.36 MHz crystal is connected. Leave open if not used.</td>
</tr>
<tr>
<td>10</td>
<td>XIN</td>
<td>I</td>
<td></td>
<td>Crystal In A synchronous 15.36 MHz clock signal or 15.36 MHz crystal is connected. Clamping XIN to either low or high sets CL15 to Input.</td>
</tr>
</tbody>
</table>
Table 3  Pin Definitions and Functions  (cont’d)

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Input (I)</th>
<th>Output (O)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>26</td>
<td>CLOCK</td>
<td>I</td>
<td></td>
<td>Clock 8 kHz or 2048 kHz clock as a time base of the 15.36 MHz clock. Connect to GND if not used.</td>
</tr>
<tr>
<td>22</td>
<td>PLLF</td>
<td>I (PU)</td>
<td></td>
<td>PLL Frequency Select corner frequency of PLL Jitter Transfer function. Internal pullup resistor (IPLLF = -100 µA (typ.)).</td>
</tr>
</tbody>
</table>

Serial Control Interface

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Input (I)</th>
<th>Output (O)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>12</td>
<td>SCS</td>
<td>I (PD)</td>
<td></td>
<td>Tie to '1'</td>
</tr>
<tr>
<td>43</td>
<td>SCLK</td>
<td>I (PD)</td>
<td></td>
<td>Serial Clock Clock signal of the SCI</td>
</tr>
<tr>
<td>27</td>
<td>DIN</td>
<td>I (PD)</td>
<td></td>
<td>Serial Data Receive Receive data line of the SCI</td>
</tr>
<tr>
<td>54</td>
<td>DOUT</td>
<td>OD</td>
<td></td>
<td>Serial Data Transmit Transmit data line of the SCI</td>
</tr>
</tbody>
</table>

Address Pins and Test Mode

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Input (I)</th>
<th>Output (O)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>35</td>
<td>ADDR0</td>
<td>I (PD)</td>
<td></td>
<td>Address 0 Pinstrapping of AFE-X address for SCI access</td>
</tr>
<tr>
<td>14</td>
<td>ADDR1</td>
<td>I (PD)</td>
<td></td>
<td>Address 1 Pinstrapping of AFE-X address for SCI access</td>
</tr>
<tr>
<td>45</td>
<td>ADDR2</td>
<td>I (PD)</td>
<td></td>
<td>Address 2 Pinstrapping of AFE-X address for SCI access</td>
</tr>
</tbody>
</table>
| 4       | TEST   | I (PD)    |            | TEST 0: Inactive 1: IEC-4-AFE-X Version 3.2 test mode  
Note: Pin TEST must be kept low. |
| 1       | res.   | I (PD)    |            | Reserved Reserved for future use. Leave open. |

1) Only four lines are supported
3 Functional Description

Attention: Any warranty, whether express or implied shall be subject to the use of the chips within the procedure as outlined in the respective Data Sheet. In case the chips are used incorrectly or not used within the logic or electrical specifications, any and all warranty or other claim based on any defect or malfunction whatsoever shall be excluded.
3.1 Block Diagram

Figure 4 Block Diagram
3.2 Clock Generation

All timing signals are derived from a 15.36 MHz system clock. The 15.36 MHz clock can be provided by the IEC-4-AFE-X Version 3.2 by a crystal based PLL, which is synchronized to either an 8 kHz or a 2048 kHz clock at pin CLOCK. The frequency at pin CLOCK is detected automatically.

The PLL is set to the nominal frequency either by a POR or by a falling edge at the RES pin. When the reference clock (CLOCK) is applied, the PLL starts to synchronize.

The 15.36 MHz clock can also be provided externally at pin CL15 without making use of the internal PLL. In this mode the pin XIN must be tied to either VDD or GND. An internal power-on-reset circuitry assures that the pin CL15 is an input until a 15.36 MHz clock is detected at the output of the PLL/oscillator.

To enable error-free data transport to/from the Quad IEC DFE-T/Q, the clocks DCL and FSC from the IOM®-2-interface must be synchronous to the 15.36 MHz signal. Therefore it is recommended to use the same signal for FSC and as input to CLOCK pin at the IEC-4-AFE-X Version 3.2 when the internal PLL is used to generate the 15.36 MHz clock.

If another clock source is used for CLOCK, e.g. the 2048 kHz DCL, a common time base must be guaranteed. This is usually achieved if FSC is derived from DCL by dividing it directly by 256.

Any constant phase difference between the time bases of both clocks is possible, but the devices have currently been qualified and released only for using the same FSC signal for the Quad IEC DFE-T/Q and for IEC-4-AFE-X Version 3.2.

3.2.1 Specification of the PLL and the 15.36 MHz Master Clock (Pin CL15)

The PLL is based on a crystal connected to the pins XIN and XOUT. For synchronization of the 15.36 MHz clock up to 16 internal capacitances are connected to XIN and XOUT.

The loop filter of the PLL is of second order, therefore a sinusoidal input jitter with the angular frequency \( \omega = 2\pi f \) at CLOCK is attenuated by the PLL according to the following formula:

\[
H(j\omega) = \left( \frac{2\delta/\omega_r}{j\omega + 1} \right) / \left[ \left( j\omega/\omega_r \right)^2 + (2\delta/\omega_r)j\omega + 1 \right]
\]

- \( H(j\omega) \) is the complex jitter transfer factor
- \( \omega_r = 2\pi f_r \) is the angular resonance frequency of the PLL
- \( \delta \) is the damping factor of the PLL

The maximum phase difference between the external CLOCK and the internal reference, derived from the master clock, due to a sinusoidal input jitter with the angular frequency \( \omega \) is given as 1 - \( H(j\omega) \). The magnitude of the jitter transfer function and of the phase difference are illustrated below:
If the input signal at pin CLOCK disappears being stuck to high or low, the PLL continues to generate the CL15 clock. In this case the PLL keeps the last setting. The accuracy of the frequency of CL15 degenerates in the long term only due to changes in temperature and ageing.

The resonance frequency can be set to two different values using the pin PLLF. PLLF tied to low sets the PLL to a low resonance frequency suited for applications in the
Access Network. PLLF tied to high or left open results in a higher resonance frequency for accelerated synchronization. The PLLF pin has an internal pull-up resistor. The PLL automatically determines whether the frequency at pin CLOCK is 8 kHz or 2048 kHz.

Table 4  PLL Characteristics

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit Values</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Min.</td>
<td>Typ.</td>
</tr>
<tr>
<td>(f_r), resonance frequency, PLLF = low</td>
<td>1.7</td>
<td>2.0</td>
</tr>
<tr>
<td>(f_r), resonance frequency, PLLF = high</td>
<td>7</td>
<td>8</td>
</tr>
<tr>
<td>Damping factor</td>
<td>0.7</td>
<td>0.9</td>
</tr>
<tr>
<td>(H_{\text{max}}) maximum jitter amplification</td>
<td>0.9</td>
<td>1.45</td>
</tr>
<tr>
<td>Synchronization time of the PLL after power on and applying the reference at pin CLOCK, PLLF = low</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>Synchronization time of the PLL after power on and applying the reference at pin CLOCK, PLLF = high</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Output Jitter at CL15 without any jitter in the CLOCK signal (peak-to-peak); jitter frequency &gt; 800 Hz</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>Output Jitter at CL15 without any jitter in the CLOCK signal (peak-to-peak) jitter frequency &lt; 20 Hz</td>
<td>80</td>
<td></td>
</tr>
<tr>
<td>Initial accuracy after the loss of the reference clock at CLOCK</td>
<td>0.5</td>
<td></td>
</tr>
<tr>
<td>Initial accuracy after power on</td>
<td>-50</td>
<td>50</td>
</tr>
<tr>
<td>Start-up time of the oscillator with the crystal suggested below.</td>
<td>0.5</td>
<td>1</td>
</tr>
</tbody>
</table>
Table 4  PLL Characteristics (cont’d)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit Values</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output current at XOUT during start-up</td>
<td>0.5</td>
<td>1</td>
</tr>
<tr>
<td>Output current at XOUT after synchronization</td>
<td>0.5</td>
<td>1</td>
</tr>
</tbody>
</table>

Table 5  PLL Input Requirements

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit Values</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Accuracy of the reference at CLOCK to enable synchronization</td>
<td>-150</td>
<td>0</td>
</tr>
<tr>
<td>Peak-to peak Jitter of the CLOCK signal during any 125 µs period</td>
<td>70</td>
<td>ns</td>
</tr>
<tr>
<td>Peak-to-peak voltage of a sinusoidal external master clock provided at XIN</td>
<td>3.3</td>
<td>$V_{pp}$</td>
</tr>
<tr>
<td>Low time of the reference at CLOCK</td>
<td>130</td>
<td>ns</td>
</tr>
<tr>
<td>High time of the reference at CLOCK</td>
<td>130</td>
<td>ns</td>
</tr>
<tr>
<td>Pulse width of the 15 MHz clock</td>
<td>26</td>
<td>39</td>
</tr>
</tbody>
</table>

3.2.2  Specification of the Crystal

A crystal (serial resonance) has to be connected to XIN and XOUT which shall meet the following specification:

Table 6  Specification of the Crystal

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit Values</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Nominal frequency</td>
<td>15.360000</td>
<td>MHz</td>
</tr>
<tr>
<td>Total frequency range</td>
<td>-150</td>
<td>+150 ppm</td>
</tr>
</tbody>
</table>
Note that the load capacitors are integrated in the IEC-4-AFE-X Version 3.2. No additional capacitance has to be connected neither to XIN nor to XOUT. The crystal specifications shall meet the requirements given in Table 6.

A suitable type of crystal would be:

Vibrator:

- **Mode of vibration**: DS fundamental
- **Crystal cut**: ATI

*Application hint: Parasitic capacitances at XIN and XOUT pin, e.g. due to board capacitances should be below 3 pF.*

### 3.3 Analog Line Port

The IEC-4-AFE-X Version 3.2 chip gives access to four line ports. The signal to be transmitted is issued differentially at pins AOUT0..3 and BOUT0..3. The input is differentially sampled at AIN0..3 and BIN0..3. Each line port consists of three main function blocks (see Figure 4):

- The analog-to-digital converter in the receive path
- The digital-to-analog converter in the transmit path
- The output filter in the transmit path

Furthermore a line port contains some special functions. These are:

- Analog test loop-back
- Level detect function

---

**Table 6 Specification of the Crystal** (cont’d)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit Values</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Min.</td>
<td>Typ.</td>
</tr>
<tr>
<td>Operating frequency</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$C_{\text{Load}} = 15$ pF</td>
<td>15.35770</td>
<td></td>
</tr>
<tr>
<td>$C_{\text{Load}} = 7$ pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Current</td>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td>Load capacitance</td>
<td>9.8</td>
<td>10.2</td>
</tr>
<tr>
<td>Overall tolerance $\Delta f/f$</td>
<td>60</td>
<td></td>
</tr>
<tr>
<td>Resonance resistance $R_r$</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td>Shunt capacitance $C_0$</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>Motional capacitance $C_1$</td>
<td>25</td>
<td></td>
</tr>
<tr>
<td>Overall pullability</td>
<td>$\pm 210$</td>
<td></td>
</tr>
</tbody>
</table>

Table 6 Specification of the Crystal (cont’d)
3.3.1 Analog-to-Digital Converter

A first order low-pass anti alias filter is provided at the input of the ADC. The ADC is a sigma-delta modulator of second order using a clock rate of 15.36 MHz. During normal operation the ADC evaluates the signal at AINx and BINx. The ADC evaluates the signal at AOUTx and BOUTx while the analog loop-back is activated.

The maximum peak input voltage between AINx and BINx is defined as the minimum input voltage that results in a continuous series of high or low at the PDMx pin. A larger input signal will be clipped. An increasing positive voltage at AINx - BINx will result in an increasing number of high states at the PDMx pin. Hence, the maximum positive voltage at AINx - BINx results in a series of high whereas the maximum negative voltage results in a series of low. The average percentage of high states obtained with a given input voltage is referred to as gain of the ADC. It is expressed in %/Volt. The ADC offset is the difference in % from the ideal 50 % high states with no input signal, transferred back to the input voltage using the ADC gain.

Table 7 Specified Data of the Analog-to-Digital Converter

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit Values</th>
<th>Unit</th>
<th>Test Condition</th>
</tr>
</thead>
<tbody>
<tr>
<td>Signal/Noise (sine wave 1.5 Vpp between AINx/BINx)</td>
<td>70 72 dB</td>
<td>Range function deacti-vated, all line ports sending random 2B1Q pattern into 98 Ω load</td>
<td></td>
</tr>
<tr>
<td>Signal/(Noise+ Distortion) (sine wave 0.4 Vpp between AINx/BINx)</td>
<td>59.5 61.5 dB</td>
<td>Range function deacti-vated, all line ports sending random 2B1Q pattern into 98 Ω load</td>
<td></td>
</tr>
<tr>
<td>Signal/(Noise + Distortion) (sine wave 1.5 Vpp between AINx/BINx)</td>
<td>65 68 dB</td>
<td>Range function deactivated</td>
<td></td>
</tr>
<tr>
<td>Signal/(Noise + Distortion) (sine wave 2.0 Vpp between AINx/BINx)</td>
<td>60 dB</td>
<td>Range function deactivated</td>
<td></td>
</tr>
<tr>
<td>Signal/(Noise + Distortion) (sine wave 3 Vpp between AINx/ BINx)</td>
<td>60 dB</td>
<td>Range function activated</td>
<td></td>
</tr>
<tr>
<td>Signal/Noise (sine wave 3 Vpp between AINx/ BINx)</td>
<td>65 68 dB</td>
<td>Range function activated, all line ports sending random 2B1Q pattern into 98 Ω load</td>
<td></td>
</tr>
</tbody>
</table>
Table 7 Specified Data of the Analog-to-Digital Converter (cont’d)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit Values</th>
<th>Unit</th>
<th>Test Condition</th>
</tr>
</thead>
<tbody>
<tr>
<td>Signal/(Noise + Distortion) (sine wave 4 Vpp between AINx/BINx)</td>
<td>50</td>
<td>dB</td>
<td>Range function activated</td>
</tr>
<tr>
<td>Signal/(Noise + Distortion) (sine wave 4.6 Vpp between AINx/BINx)</td>
<td>35</td>
<td>dB</td>
<td>Range function activated</td>
</tr>
<tr>
<td>DC offset voltage</td>
<td>35</td>
<td>mV</td>
<td>Range function deactivated</td>
</tr>
<tr>
<td>DC offset voltage</td>
<td>70</td>
<td>mV</td>
<td>Range function activated</td>
</tr>
<tr>
<td>ADC gain</td>
<td>28 33 38</td>
<td>%/V</td>
<td>Range function deactivated</td>
</tr>
<tr>
<td>ADC gain</td>
<td>14 16.5 19</td>
<td>%/V</td>
<td>Range function activated</td>
</tr>
<tr>
<td>Attenuation of the range function</td>
<td>5.45 6 6.25</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Impedance between AINx and BINx</td>
<td>100</td>
<td>kΩ</td>
<td></td>
</tr>
<tr>
<td>Input capacitance at AINx and BINx</td>
<td>3</td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>Input voltage range at AINx and BINx</td>
<td>GND VDD</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common Mode Rejection Ratio</td>
<td>40</td>
<td>dB</td>
<td>f &lt; 80 kHz</td>
</tr>
<tr>
<td>Power Supply Rejection Ratio</td>
<td>40</td>
<td>dB</td>
<td>f &lt; 80 kHz</td>
</tr>
<tr>
<td>Power Supply Rejection Ratio</td>
<td>55</td>
<td>dB</td>
<td>80 kHz &lt; f &lt; 20 MHz</td>
</tr>
<tr>
<td>Anti Alias Filter Corner Frequency</td>
<td>1.1 1.6 2.3</td>
<td>MHz</td>
<td></td>
</tr>
</tbody>
</table>

3.3.2 Range Function

In case the signal input is too high (low attenuation on short loops), the range function can be activated. The range function attenuates the received signal internally by 6 dB. The range function is activated by setting the RANGE bit on SDX to ONE.
3.3.3 Digital Low-Pass Filter

The IEC-4-AFE-X Version 3.2 implements a digital low-pass filter. The filter characteristic is optimized for high stop-band attenuation with a very steep transition from pass-band to stop-band. Due to this filter characteristic and in connection with external circuitry as specified in Chapter 5 as well as GEMINAX MAX chip set, IEC-4-AFE-X Version 3.2 PSD at the lineport of the starpoint hybrid meets the ADSL-friendly ISDN-PSD-mask requirements according to Ref [3.] (see Ref [9.], chapter 5.2).

Therefore, ADSL service based on GEMINAX MAX chip set may be operated on the same pair as ISDN service based on IEC-4-AFE-X Version 3.2 / DFE-T V2.2 / DFE-Q V2.2 without a discrete, passive splitter device.

3.3.4 Digital-to-Analog Converter and Linedriver

The output pulse is transmitted by a special DAC and a linedriver with high linearity.

Pulse Mask

No pulse mask is specified by Ref [3.]1)

Average Transmit Power

Table 8 Average Transmit Power

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit Values</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Average transmit power of a 4B3T signal derived from random data when measured at resistance 150 Ω (connected to the starpoint) over the frequency band from 100 Hz to 120 kHz.</td>
<td>min. 11, typ. 14, max. 14</td>
<td>dBm</td>
</tr>
<tr>
<td>Average transmit power of a 2B1Q signal derived from random data when measured at resistance 135 Ω (connected to the starpoint) over the frequency band from 100 Hz to 80 kHz.</td>
<td>min. 13, typ. 14, max. 14</td>
<td>dBm</td>
</tr>
</tbody>
</table>

1) The pulse mask of AFE-V2.1 may be not met by IEC-4-AFE-X Version 3.2.
Table 9 Characteristics of the TX-Path

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Limit Values</th>
<th>Unit</th>
<th>Test Condition</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min.</td>
<td>Typ.</td>
<td>Max.</td>
</tr>
<tr>
<td>Signal / Noise</td>
<td>S/N</td>
<td>72.5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Signal / (Noise and Distortion)</td>
<td>S/D</td>
<td>70.5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common mode DC level</td>
<td></td>
<td>2.05</td>
<td>2.375</td>
<td>2.6</td>
</tr>
<tr>
<td>Offset between AOUTx and BOUTx</td>
<td></td>
<td>- 35.5</td>
<td>35.5</td>
<td>mV</td>
</tr>
<tr>
<td>Ratio between ±1 and ±3 symbols</td>
<td></td>
<td>0.3283</td>
<td>0.3333</td>
<td>0.3383</td>
</tr>
<tr>
<td>Variation of the signal amplitude measured over a period of 1 min.</td>
<td></td>
<td>1</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Peak-to-peak output jitter measured with a high-pass filter of 30 Hz cut-off frequency</td>
<td></td>
<td>1.3</td>
<td>nsec</td>
<td>jitter free 15.36 MHz clock</td>
</tr>
<tr>
<td>Peak-to-peak output jitter measured without the high-pass filter</td>
<td></td>
<td>6.5</td>
<td>nsec</td>
<td></td>
</tr>
<tr>
<td>Corner frequency of the DAC RC low-pass filter</td>
<td></td>
<td>350</td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>Output Impedance AOUTx/BOUTx</td>
<td></td>
<td>1</td>
<td>2</td>
<td>4 Ω</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6</td>
<td>12</td>
<td>Ω</td>
</tr>
</tbody>
</table>
3.3.5  Analog Loop-Back Function

The loop-back bit (LOOP) set to ONE on SDX activates an internal analog loop-back. This loop-back is closed near the U interface. Signals received on AINx / BINx will neither be evaluated nor recognized by the ADC. The output signal is attenuated by 17 dB and fed to the inputs of the ADC and level detect circuit instead. It is still available at AOUTx / BOUTx. Figure 7 shows a schematic of the loop-back function.

![Block Diagram of Special Functions in the IEC-4-AFE-X Version 3.2](ITB07141.png)

3.3.6  Level Detect

The level detect circuit evaluates the differential signal between AINx and BINx. Level detect is not affected by the range setting nor by the analog loop-back. It is also active during power down. The level detection is preceded by a first order low-pass filter.

The detected level is communicated to the Quad IEC DFE-T/Q on SDR. The detected level is updated every 12.5 µs (2B1Q) or every 8.33 µs (4B3T). If the input signal exceeds the threshold once during this time, the level bit is set to ONE, otherwise it is set to ZERO. The level bit is repeated on SDR during the whole time slot associated with the corresponding line port.
### Functional Description

#### 3.4 Digital Interface

On the digital interface transmit and receive data is exchanged as well as control information for the start-up procedure. The ADC output is transferred to the Quad IEC DFE-T Version 2.2 or Quad IEC DFE-Q Version 2.2 on the signals PDM0..PDM3. The timing of all signals in 2B1Q mode as well as 4B3T mode is based on the 15.36 MHz clock which is provided by the IEC-4-AFE-X Version 3.2.

The transmit data, power up/down, range function and loopback are transferred on SDX, and the level status on SDR for all line ports. Eight time slots contain the data for up to eight line ports. The IEC-4-AFE-X Version 3.2 operates in slots 1, 3, 5, 7. The remaining slots are reserved for future use. The allocation of these time slots is done by the ninth time slot, a 24-bit synchronization word on SDX, that consists of all ZEROs. The other time slots with transmission data start with a ONE. Therefore the first ONE after at least 24 subsequent ZEROs must be the first bit of time slot number 0. This information is also used to determine the status of synchronization of the digital interface after reset.

The line code independent data on SDX:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit Values</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cut-off frequency of the input filter</td>
<td>90 160 230</td>
<td>KHz</td>
</tr>
<tr>
<td>Threshold of level detect (2B1Q)</td>
<td>4 20</td>
<td>mV</td>
</tr>
<tr>
<td>Threshold of level detect (4B3T)</td>
<td>10 30</td>
<td>mV</td>
</tr>
<tr>
<td>DC level of level detect (common mode level)</td>
<td>0 3</td>
<td>V</td>
</tr>
</tbody>
</table>

Table 10 Specified Data of the Level Detection Circuit

The no-operation-bit is set to ZERO if none of the control bits (PDOW, RANGE and LOOP) shall be changed. The values of the control bits of the assigned line port is latched. The states of the control bits on SDX are ignored, they should be set to ZERO to reduce any digital cross-talk to the analog signals.

The NOP bit is set to ONE if at least one of the control bits shall be changed. In this case all control bits are transmitted with their current values.

The PDOW bit is set to ONE if the PDOW bit is set to ONE, the assigned line port is switched to power down. Otherwise it is switched to power up.

RANGE = ONE activates the range function, otherwise the range function is deactivated. "Range function activated" refers to high input levels.

LOOP = ONE activates the loop function, i.e. the loop is closed. Otherwise the line port is in normal operation.
SY: First bit of the time slots with transmission data. For synchronization and bit allocation on SDX and SDR, SY is set to ONE.

"0": Reserved bit. Reserved bits are currently not defined and shall be set to ZERO. Some of these bits may be used for test purposes or can be assigned a function in later versions.

3.4.1 Frame Structure on the Digital Interface in the 2B1Q Mode

The 192 available bits during a 80 kHz period (related to the 15.36 MHz clock) are divided into the 9 slots of which 8 slots are 21 bits long used for data transmission. The status on SDR is synchronized to SDX. Each time slot on SDR carries the corresponding LD bit during the last 20 bits of the slot.

Figure 8 Frame Structure on SDX and SDR in 2B1Q Mode

The 2B1Q data is coded with the bits TD2, TD1, TD0:

Table 11 Coding of the 2B1Q Data Pulse (AOUTx/BOUTx)

<table>
<thead>
<tr>
<th>2B1Q Data</th>
<th>TD2</th>
<th>TD1</th>
<th>TD0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>„1“</td>
<td>„don’t care“</td>
<td>„don’t care“</td>
</tr>
<tr>
<td>-3</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>-1</td>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>+3</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>+1</td>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

3.4.2 Frame Structure on the Digital Interface in the 4B3T Mode

The 128 available bits during a 120 kHz period (related to the 15.36 MHz clock) are divided into 9 slots of which 8 slots are 13 bits long used for data transmission. The status on SDR is synchronized to SDX. Each time slot on SDR carries the corresponding LD bit during the last 12 bits of the slot.
The 4B3T data is coded with the bits TD1, TD0:

### Table 12  Coding of the 4B3T Data Pulse (AOUTx/BOUTx)

<table>
<thead>
<tr>
<th>4B3T Data Pulse</th>
<th>TD1</th>
<th>TD0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>+1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>−1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

### 3.4.3 Propagation Delay in Transmit Direction

The delay in transmit direction depends on the slot x on SDX. The pulses on the four lines are equally spaced in time while the transmit bits on SDX are not. The delay is defined as the time from the end of last bit of the slot x on SDX until the start of the pulse at AOUTx/BOUTx. The delay of IEC-4-AFE-X Version 3.2 is slightly larger as compared to AFE-V2.1 ((3x + 27) *65 ns + approximately 4 µs).

### 3.5 Serial Control Interface (SCI)

#### 3.5.1 General

SCI is an interchip communication channel, which allows flexible exchange of information between chips of Infineon’s chip family for linecard solutions.

It is mandatory to connect IEC-4-AFE-X Version 3.2 to the SCI bus.

#### 3.5.2 SCI System Configuration

*Figure 10* shows the typical SCI system configuration.
The SCI bus connects all those IEC-4-AFE-X Version 3.2 and GEMINAX MAX devices, whose lineports are connected to common twisted pairs.

3.5.3 SCI Physical Interface

Note: It has to be guaranteed externally, that DIN and DOUT are high when inactive (for instance $R_{\text{pull-up}} = 3 \, k\Omega$).

- SCLK: Serial Control Clock (max. frequency < 2 MHz)
- DIN: Serial Control Data In
- DOUT: Serial Control Data Out

3.5.4 IEC-4-AFE-X Version 3.2 Address

Each IEC-4-AFE-X Version 3.2 connected to the same Geminax-D MAX via SCI shall be discriminated by an unique address by pinstrapping of ADDR2, ADDR1 and ADDR0.
3.6 Boundary Scan Test Controller

The IEC-4-AFE-X Version 3.2 provides a boundary scan support for a cost effective board testing. It consists of:

- Complete boundary scan for 11 signals (pins) according to IEEE Std. 1149.1 specification.
- Test access port controller (TAP)
- Four dedicated pins (TCK, TMS, TDI, TDO)
- One 32-bit IDCODE register
- Pin TDISS tied to low disables the complete Boundary Scan Test Controller

Boundary Scan

The following pins are included in the boundary scan:
#27 DIN, #7 CL15, #26 CLOCK, #23 CODE, #38 PDM0, #39 PDM1, #40 PDM2, #8 PDM3, #25 RES, #41 SDR, #24 SDX

Former N.C. pins: #12 SCS, #43 SCLK, #54 DOUT, #35 ADDR0, #14 ADDR1, and #45 ADDR2 are not included into boundary scan.

Depending on the pin functionality one, two or three boundary scan cells are provided.

<table>
<thead>
<tr>
<th>Table 13</th>
<th>Pin Types and Boundary Scan Cells</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pin Type</td>
<td>Number of Boundary Scan Cells</td>
</tr>
<tr>
<td>Input</td>
<td>1</td>
</tr>
<tr>
<td>Output</td>
<td>2</td>
</tr>
<tr>
<td>I/O</td>
<td>3</td>
</tr>
</tbody>
</table>

When the TAP controller is in the appropriate mode data is shifted into or out of the boundary scan via the pins TDI/TDO using the 6.25 MHz clock on pin TCK.

<table>
<thead>
<tr>
<th>Table 14</th>
<th>Sequence of Pins in the Boundary Scan</th>
</tr>
</thead>
<tbody>
<tr>
<td>Boundary Scan Number</td>
<td>Pin Number</td>
</tr>
<tr>
<td>Number</td>
<td>TDI ——&gt;</td>
</tr>
<tr>
<td>1</td>
<td>7</td>
</tr>
<tr>
<td>2</td>
<td>8</td>
</tr>
<tr>
<td>3</td>
<td>23</td>
</tr>
<tr>
<td>4</td>
<td>24</td>
</tr>
<tr>
<td>5</td>
<td>25</td>
</tr>
</tbody>
</table>
The Test Access Port (TAP) controller implements the state machine defined in the JTAG standard IEEE Std. 1149.1. Transitions on the pin TMS cause the TAP controller to perform a state change.

The following instructions are executable.

### Table 15  TAP Controller Instructions

<table>
<thead>
<tr>
<th>Code</th>
<th>Instruction</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>EXTEST</td>
<td>External testing</td>
</tr>
<tr>
<td>001</td>
<td>INTEST</td>
<td>Internal testing</td>
</tr>
<tr>
<td>010</td>
<td>SAMPLE/PRELOAD</td>
<td>Snap-shot testing</td>
</tr>
<tr>
<td>011</td>
<td>IDCODE</td>
<td>Reading ID code</td>
</tr>
<tr>
<td>11X</td>
<td>BYPASS</td>
<td>Bypass operation</td>
</tr>
</tbody>
</table>

EXTEST is used to examine the board interconnections. When the TAP controller is in the state "update DR", all output pins are updated with the falling edge of TCK. When it has entered state "capture DR" the levels of all input pins are latched with the rising edge of TCK. The in/out shifting of the scan vectors is typically done using the instruction SAMPLE/PRELOAD.

INTEST supports internal chip testing. When the TAP controller is in the state "update DR", all inputs are updated internally with the falling edge of TCK. When it has entered state "capture DR" the levels of all outputs are latched with the rising edge of TCK. The in/out shifting of the scan vectors is typically done using the instruction SAMPLE/PRELOAD.

Note: 001 (INTEST) is the default value of the instruction register.
SAMPLE/PRELOAD provides a snapshot of the pin level during normal operation or is used to preload (TDI) / shift out (TDO) the boundary scan with a test vector. Both activities are transparent to the system functionality.

**IDCODE Register**

The 32-bit identification register is serially read out via TDO. It contains the version number (4 bits), the device code (16 bits) and the manufacturer code (11 bits). The LSB is fixed to "1".

<table>
<thead>
<tr>
<th>Version</th>
<th>Device Code</th>
<th>Manufacturer Code</th>
<th>Output</th>
</tr>
</thead>
<tbody>
<tr>
<td>0100</td>
<td>0000 0000 0010 0110</td>
<td>0000 1000 001</td>
<td>1</td>
</tr>
</tbody>
</table>

--> TDO

**Note:**

1. Update of IDCODE register: new version number is 4_H
2. In the state “test logic reset” the code "0100" is loaded into the instruction code register.

**BYPASS**, a bit entering TDI is shifted to TDO after one TCK clock cycle, e.g. to skip testing of selected ICs on a printed circuit board.
4 Operational Description

Attention: Any warranty, whether express or implied shall be subject to the use of the chips within the procedure as outlined in the respective Data Sheet. In case the chips are used incorrectly or not used within the logic or electrical specifications, any and all warranty or other claim based on any defect or malfunction whatsoever shall be excluded.

4.1 Reset

The reset is activated by setting pin RES to low. The following functions are reset:

- The reset activates the power down of all line ports.
- The data on SDX is ignored during reset.
- SDR is set to low
- The range and the loop functions of all line ports are deactivated
- On a falling edge at the RES pin, the PLL is reset to its nominal frequency and starts to resynchronize after 130 ns.
  Note: A running 15.36 MHz CL15 clock is required for this function.
- The SCI
- The digital low pass filter

All settings are maintained until RES is high and the digital interface is synchronized.
Note: The system must not activate the IEC-4-AFE-X Version 3.2 for at least 20 µs after rising edge on RES.

4.2 Power-on-Reset (POR)

When applying power to the IEC-4-AFE-X Version 3.2 an internal power-on-reset is generated to reset the PLL/oscillator and to set CL15 to an input. If a 15.36 MHz clock is generated by the internal PLL/oscillator or if an external clock is provided at XIN then CL15 becomes an output and issues this clock.

If the supply voltage starts from a VDD voltage below 1.0V the IEC-4-AFE-X Version 3.2 guarantees proper POR function with the restriction that the rising VDD slope has to be minor 5V/4 µs.

The POR function is enabled again if the supply voltage VDD drops below 1.0 V for a minimum period of 80 ns (see figure Figure 11 and table Table 16).

Note: The RES pin must be at "1" level during POR to enable the reset of the PLL/oscillator.
4.3 Power Down

Transmit path, receive path and auxiliary functions of the analog line port are switched to a low power consuming mode when the power down function is activated. This implies the following:

- The ADC: The relevant pin PDMx is tied to GND.
- The DAC and the output buffer: The pins AOUTx BOUTx are tied to GND.
- The internal DC voltage reference is switched off.
- The range and the loop functions are deactivated.
- The digital transmit filter is set to low power consuming mode.

### Table 16 Parameters for POR Activation

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Limit Values</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Min.</td>
<td>Typ.</td>
</tr>
<tr>
<td>Maximum $V_{DD}$ slope (rising or falling)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>POR enable threshold</td>
<td>1.0</td>
<td>4.5</td>
</tr>
<tr>
<td>$V_{DD}$ below 1V-time</td>
<td>80 ns</td>
<td></td>
</tr>
</tbody>
</table>
The digital interface, the PLL, and the level detection are not affected by the power down. The SCI is fully functional, when SCS = 1 (independently on the power down function of any channel).

4.4 Power Consumption

All measurements with random 2B+D data in active states\(^1\), 5 V (-40°C to 85°C).

### Table 17 Power Consumption (4B3T ADSL-friendly)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Limit Values</th>
<th>Unit</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min.</td>
<td>Typ.</td>
<td>Max.</td>
</tr>
<tr>
<td>172 Ω load at AOUTx/BOUTx</td>
<td>1000</td>
<td>1150</td>
<td>mW</td>
<td>All line ports are in power up</td>
</tr>
<tr>
<td>172 Ω load at AOUTx/BOUTx</td>
<td>275</td>
<td>mW</td>
<td>One line port is in power up</td>
<td></td>
</tr>
<tr>
<td>All inputs are tied to V(_{DD}) or GND</td>
<td>90</td>
<td>110</td>
<td>mW</td>
<td>All line ports are in power down</td>
</tr>
</tbody>
</table>

### Table 18 Power Consumption (2B1Q ADSL-friendly)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Limit Values</th>
<th>Unit</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min.</td>
<td>Typ.</td>
<td>Max.</td>
</tr>
<tr>
<td>98 Ω load at AOUTx/BOUTx</td>
<td>1050</td>
<td>1200</td>
<td>mW</td>
<td>All line ports are in power up</td>
</tr>
<tr>
<td>98 Ω load at AOUTx/BOUTx</td>
<td>290</td>
<td>mW</td>
<td>One line port is in power up</td>
<td></td>
</tr>
<tr>
<td>All inputs are tied to V(_{DD}) or GND</td>
<td>90</td>
<td>110</td>
<td>mW</td>
<td>All line ports are in power-down</td>
</tr>
</tbody>
</table>

4.5 Initialization and Operation

The initialization sequence and operational procedures are described in detail in Ref [9.]

---

\(^1\) Reference sequence of AFE V2.1
5 External Circuitry

External circuitry meets electrical characteristic requirements of Ref [3.]. Any deviation from Infineon’s recommendations for external circuitry may significantly degrade either ISDN and / or ADSL performance.

**Attention:** Any warranty, whether express or implied shall be subject to the use of the chips within the procedure as outlined in the respective Data Sheet. In case the chips are used incorrectly or not used within the logic or electrical specifications, any and all warranty or other claim based on any defect or malfunction whatsoever shall be excluded.

*Note: No Return Loss requirement is specified by Ref [3].*

5.1 Terminating Impedance of the Line Port (Informative)

According to Ref [3.] and Ref [4.].

<table>
<thead>
<tr>
<th>Terminating Impedance</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>2B1Q</td>
<td>$Z_{\text{Line}(2B1Q)}$</td>
<td>135</td>
<td>$\Omega$</td>
</tr>
<tr>
<td>4B3T</td>
<td>$Z_{\text{Line}(4B3T)}$</td>
<td>150</td>
<td>$\Omega$</td>
</tr>
</tbody>
</table>

5.2 Terminating Impedance of the ADSL Port (Informative)

According to Ref [3.] and Ref [4.].

Figure 12 Terminating Impedance of the ADSL Port $Z_{\text{ADSL-I}}$
Note:

1. The purpose of this model impedance is for splitter specification, it is not a requirement on the input impedance of the ADSL transceiver.

2. Z_{ADSL}-l does not include the blocking capacitors C_B, which are part of the starpoint hybrid (see Figure 13).

5.3 Starpoint Hybrid

![Figure 13 Starpoint Hybrid](image)

**Table 20 Parameters of the Starpoint Hybrid**

<table>
<thead>
<tr>
<th>Starpoint Hybrid Parameter</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Main Inductance of blocking coils for 4B3T ADSL-friendly</td>
<td>L</td>
<td>-10% 220</td>
<td>+10% µH</td>
</tr>
<tr>
<td>Main Inductance of blocking coils for 2B1Q ADSL-friendly</td>
<td>L</td>
<td>-10% 220</td>
<td>+10% µH</td>
</tr>
</tbody>
</table>
The distances between Starpoint - AFE-X (Lat) and Starpoint - GEMINAX MAX (Laa) shall not exceed the order of magnitude of typical linecard dimensions.

Note: For testing purposes (for instance PSD measurement), it may be desirable to measure using ETSI’s terminating impedance (Z_ADSL, see Figure 12) instead of GEMINAX MAX impedance. Nevertheless, in IVD configuration, the blocking capacitors $C_B$ may be combined with capacitors of the GEMINAX MAX external circuitry. The value of the resulting capacitance must conform to recommendation on GEMINAX MAX external circuitry (specified in GEMINAX® Prel. Application Note “ADSL Transformer and Low Pass Definition”).

Remote power feeding according to Ref [2.] is required. DC characteristics of $L / C_B$ shall be accordingly.

### 5.4 External Circuitry 4B3T ADSL-friendly

![External Circuitry - 4B3T ADSL-friendly](image)

#### Table 21 External Circuitry Parameters - 4B3T ADSL-friendly

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>U-Transformer ratio; Device side : Line side</td>
<td>$n$</td>
<td>1:1.32</td>
<td></td>
</tr>
<tr>
<td>Main inductance of windings on the line side</td>
<td>$L_H$</td>
<td>7.9</td>
<td>mH</td>
</tr>
<tr>
<td>Leakage inductance of windings on the line side</td>
<td>$L_S$</td>
<td>&lt;50</td>
<td>µH</td>
</tr>
</tbody>
</table>
5.5 External Circuitry 2B1Q ADSL-friendly

Table 21 External Circuitry Parameters - 4B3T ADSL-friendly (cont’d)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Coupling capacitance between the windings on the device side and the windings on the line side</td>
<td>$C_K$</td>
<td>&lt;40</td>
<td>pF</td>
</tr>
<tr>
<td>DC resistance of the windings on device side</td>
<td>$R_B$</td>
<td>4</td>
<td>Ω</td>
</tr>
<tr>
<td>DC resistance of the windings on line side</td>
<td>$R_L$</td>
<td>5</td>
<td>Ω</td>
</tr>
</tbody>
</table>

**Hybrid Parameters**

| Resistor                                                                                                                                                                                                 | $R_T$  | 36.5  | Ω    |
| Resistor                                                                                                                                                                                                  | $R_3$  | 6.04  | kΩ   |
| Resistor                                                                                                                                                                                                  | $R_4$  | 2.87  | kΩ   |
| Capacitor                                                                                                                                                                                                | $C_1$  | 15    | nF   |

5.5 External Circuitry 2B1Q ADSL-friendly

Table 21 External Circuitry Parameters - 4B3T ADSL-friendly (cont’d)

5.5 External Circuitry 2B1Q ADSL-friendly

Figure 15 ISDN External Circuitry - 2B1Q

Resistors 1% tolerance
Caps 5% tolerance (MKT or COG)
### External Circuitry Parameters - 2B1Q ADSL-friendly

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>U-Transformer EP13 for 2B1Q TRTEP13S-U255C013 Rev2</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>U-Transformer ratio; Device side : Line side</td>
<td>$n$</td>
<td>1:1.6</td>
<td></td>
</tr>
<tr>
<td>Main inductance of windings on the line side</td>
<td>$L_H$</td>
<td>14.5</td>
<td>mH</td>
</tr>
<tr>
<td>Leakage inductance of windings on the line side</td>
<td>$L_S$</td>
<td>&lt;90</td>
<td>µH</td>
</tr>
<tr>
<td>Coupling capacitance between the windings on the device side and the windings on the line side</td>
<td>$C_K$</td>
<td>&lt;100</td>
<td>pF</td>
</tr>
<tr>
<td>DC resistance of the windings on device side</td>
<td>$R_B$</td>
<td>6.3</td>
<td>Ω</td>
</tr>
<tr>
<td>DC resistance of the windings on line side</td>
<td>$R_L$</td>
<td>10</td>
<td>Ω</td>
</tr>
<tr>
<td><strong>Hybrid Parameters</strong></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Resistor</td>
<td>$R_T$</td>
<td>19.1</td>
<td>Ω</td>
</tr>
<tr>
<td>Resistor</td>
<td>$R_1$</td>
<td>604</td>
<td>Ω</td>
</tr>
<tr>
<td>Resistor</td>
<td>$R_2$</td>
<td>2.67</td>
<td>kΩ</td>
</tr>
<tr>
<td>Resistor</td>
<td>$R_3$</td>
<td>10</td>
<td>kΩ</td>
</tr>
<tr>
<td>Resistor</td>
<td>$R_4$</td>
<td>9.1</td>
<td>kΩ</td>
</tr>
<tr>
<td>Resistor</td>
<td>$R_5$</td>
<td>549</td>
<td>Ω</td>
</tr>
<tr>
<td>Capacitor</td>
<td>$C_1$</td>
<td>33$^1$</td>
<td>nF</td>
</tr>
<tr>
<td>Capacitor</td>
<td>$C_2$</td>
<td>6.8</td>
<td>nF</td>
</tr>
</tbody>
</table>

$^1$ Note: for better ground referencing, $C_1$ may be resembled by three 22 nF capacitors, two of which form a RF path from each transformer node towards 0 V (GND).
6  Electrical Characteristics

6.1  Absolute Maximum Ratings

Table 23  Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Values</th>
<th>Unit</th>
<th>Note/ Test Condition</th>
</tr>
</thead>
<tbody>
<tr>
<td>Max. storage and transportation temperature</td>
<td>$T_S$</td>
<td>-65 to 150</td>
<td>°C</td>
<td>Without power supply</td>
</tr>
<tr>
<td>Max. junction temperature</td>
<td>$T_J$</td>
<td>125</td>
<td>°C</td>
<td>–</td>
</tr>
<tr>
<td>Supply voltage</td>
<td>$V_{DD}$</td>
<td>7.0</td>
<td>V</td>
<td>–</td>
</tr>
<tr>
<td>Voltage on any pin</td>
<td>$V_{\text{max}}$</td>
<td>-0.3 to VDD + 0.3</td>
<td>V</td>
<td>–</td>
</tr>
<tr>
<td>Voltage between GNDx to any other GNDx</td>
<td>$\Delta V_S$</td>
<td>0.3</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Voltage between VDDx to any other VDDx</td>
<td>$\Delta V_D$</td>
<td>0.3</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>ESD robustness HBM: 1.5 kΩ, 100 pF</td>
<td>$V_{\text{ESD, HBM}}$</td>
<td>2000</td>
<td>V</td>
<td>According to EIA/ JESD22-A114-B</td>
</tr>
<tr>
<td>ESD robustness</td>
<td>$V_{\text{ESD, SDM}}$</td>
<td>500</td>
<td>V</td>
<td>According to ESD Association Standard DS5.3.1 - 1993</td>
</tr>
</tbody>
</table>

Attention: Stresses above those listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

Line Overload Protection

The maximum input current (under over-voltage conditions) is given as a function of the width of a rectangular input current pulse. For the destruction current limits refer to Figure 16.
6.2 Operating Ambient Temperature

The operating ambient temperature for standard and extended temperature versions shall be in the limits as follows:

<table>
<thead>
<tr>
<th>Version</th>
<th>Symbol</th>
<th>Values</th>
<th>Unit</th>
<th>Note/ Test Condition</th>
</tr>
</thead>
<tbody>
<tr>
<td>PEB 24902</td>
<td>$T_{\text{ambient}}$</td>
<td>0 to +70 °C</td>
<td>Standard temperature range</td>
<td></td>
</tr>
<tr>
<td>PEF 24902</td>
<td>$T_{\text{ambient}}$</td>
<td>-40 to +85 °C</td>
<td>Extended temperature range</td>
<td></td>
</tr>
</tbody>
</table>

6.3 Supply Voltages

VDD$_{d1}$ to GND$_{d1}$ = +5 V ±0.25 V  
VDD$_{d2}$ to GND$_{d2}$ = +5 V ±0.25 V  
VDD$_{a0}$ to GND$_{a0}$ = +5 V ±0.25 V  
VDD$_{a1}$ to GND$_{a1}$ = +5 V ±0.25 V  
VDD$_{a2}$ to GND$_{a2}$ = +5 V ±0.25 V  
VDD$_{a3}$ to GND$_{a3}$ = +5 V ±0.25 V
The following blocking circuitry is suggested (Figure 17).

![Figure 17 Power Supply Blocking](blocking_caps_afe.vsd)

6.4 DC Characteristics

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Limit Values</th>
<th>Unit</th>
<th>Test Condition</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min.</td>
<td>Typ.</td>
<td>Max.</td>
</tr>
<tr>
<td>High level input voltage</td>
<td>$V_{IH}$</td>
<td>2.4</td>
<td></td>
<td>$V_{DD} + 0.3$</td>
</tr>
<tr>
<td>Low level input voltage</td>
<td>$V_{IL}$</td>
<td>–0.3</td>
<td></td>
<td>0.8</td>
</tr>
<tr>
<td>Low level input leakage current</td>
<td>$V_{IL}$</td>
<td>–10</td>
<td></td>
<td>$V_{IN} = GND$</td>
</tr>
</tbody>
</table>
6.5 AC Characteristics

6.5.1 Digital Interface Timing

The AC characteristics of the IEC-4-AFE-X Version 3.2 interface pins are optimized to fit to DFE-Q/T Version 2.2 if the following loads are no exceeded.
No intermediate circuitry shall be inserted when connecting the IEC-4-AFE-X Version 3.2 to DFE-Q/T Version 2.2.

Table 26 Interface Signals of IEC-4-AFE-X and DFE-Q/DFE-T

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal Driving Device</th>
<th>Max. Capacitive Load</th>
</tr>
</thead>
<tbody>
<tr>
<td>CL15</td>
<td>IEC-4-AFE-X</td>
<td>50 pF</td>
</tr>
<tr>
<td>SDR</td>
<td>IEC-4-AFE-X</td>
<td>20 pF</td>
</tr>
<tr>
<td>PDM0..3</td>
<td>IEC-4-AFE-X</td>
<td>20 pF</td>
</tr>
<tr>
<td>SDX</td>
<td>DFE-T/DFE-Q</td>
<td>20 pF</td>
</tr>
</tbody>
</table>
### 6.5.2 Boundary Scan Timing

**Figure 18 Boundary Scan Timing**

![Diagram of Boundary Scan Timing](image)

**Table 27 Boundary Scan Timing**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Values</th>
<th>Unit</th>
<th>Note/Test Condition</th>
</tr>
</thead>
<tbody>
<tr>
<td>test clock period</td>
<td>$t_{TCP}$</td>
<td>160</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>test clock period low</td>
<td>$t_{TCPL}$</td>
<td>70</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>test clock period high</td>
<td>$t_{TCPH}$</td>
<td>70</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>TMS set-up time to TCK</td>
<td>$t_{MSS}$</td>
<td>30</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>TMS hold time from TCK</td>
<td>$t_{MSH}$</td>
<td>30</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>TDI set-up time to TCK</td>
<td>$t_{DIS}$</td>
<td>30</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>TDI hold time from TCK</td>
<td>$t_{DIH}$</td>
<td>30</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>TDO valid delay from TCK</td>
<td>$t_{DOD}$</td>
<td>-</td>
<td>60</td>
<td>ns</td>
</tr>
</tbody>
</table>
7 Package Outlines

Figure 19 P-MQFP-64-9 HS (Plastic Metric Quad Flat Package)

- $R_{th_{ja}} = 28 \text{ K/W (FEA, PCB 2s2p, } T_{ambient} = 85 \text{ °C, natural convection and radiation). Note: This } R_{th_{ja}} = 28 \text{ K/W is calculated for a JEDEC test board (2s2p). The } R_{th_{ja}} \text{ on customer PCB may differ significantly from this value, dependant on the specific layout.}$
- No green materials (lead/halogen-free).

You can find all of our packages, sorts of packing and others in our Infineon Internet Page “Products”: [http://www.infineon.com/products](http://www.infineon.com/products).

SMD = Surface Mounted Device

Dimensions in mm