E1 Interface Blocks » History » Revision 1
Revision 1/4
| Next »
laforge, 05/04/2018 08:25 PM
- Table of contents
- E1 Interface Blocks
E1 Interface Blocks¶
An E1 interface is typically split into a couple of different blocks
Transformer / Magnetics¶
The transformer perfrorms galvanic isolation between the wires of the line/cable and the E1 interface circuit. Think of Ethernet, which follows the exact same principle.
Line Interface Unit (LIU)¶
The LIU sits between the E1 controller and the magnetics
The LIU is responsible for- converting the received ternary HDB3 encoding into a stream of binary bits
- converting to-be-transmitted binary bits into ternary HDB3 encoding
Sometimes, further functionality such as clock recovery, loopback, jitter attenuator, ... are built into the LIU.
XRT59L91¶
An example for a very simple LIU is the Exar XRT59L91. It only contains- Rx: receive equalizer, peak detector, LOS detector
- Tx: pulse shaping, output drivers
It doesn't even do any HDB3 encoding/decoding or clock recovery
XRT82D20¶
An example for a medium complexity LIU is the Exar XRT82D20. It contains- transmit side
- HDB3 encoder
- Tx pulse shaper for both 75 Ohms coax and 120 Ohms twisted pair
- line driver
- receiver side
- peak detector, data slicer, LOS detect (to digital output)
- data + timing recovery
- hdb3 decoder
- digital, local and remote loopback capability
Compared to the XRT59L91, the significant addition is the HDB3 en/decoders and the timing recovery.
IDT82V2081¶
An example for an even more higher end LIU is the IDT82V2081. compared to the XRT82D20, it contains- adaptive internal termination for rx and tx
- adaptive equalizer on receive side
- PRBS detector / generator
- ILBC detector / generator
- not only E1, but also T1 + J1 compatibility
- SPI or parallel bus control interface
We're using the IDT82V2081 in the osmo-e1-xcvr evaluation board.
Another example in this category is the Dallas/Maxim DS21348
E1 Controller¶
The E1 controller is what implements- frame (and multiframe) alignment
- CRC4 generation/verification
- HDLC processors for the individual timeslots
- interface with the host computer
Examples for such controllers are the Siemens/Infineon FALC (QuadFALC, OctFALC), as well as the CologneChip HFC-E1
Updated by laforge almost 6 years ago · 1 revisions