Project

General

Profile

Actions

Bug #3857

closed

Use SAMD XOSC / PLL / GCLK to allow lower reference frequencies

Added by laforge about 5 years ago. Updated almost 5 years ago.

Status:
Resolved
Priority:
Normal
Assignee:
Target version:
Start date:
03/24/2019
Due date:
% Done:

100%

Spec Reference:

Description

Dieter has suggested a feature to allow using a reference clock at lower frequencies, such as 1MHz.

This is too low to use as an input directly into the Si5351C. However, the XOSC of the SAMD allows for input frequencies down to 400kHz. The crystal oscillator can also be disabled, allowing logig-level clock input. Internal fractional PLL can be used to generate a clock up to 96 MHz from it, and that clocks can then be output via a GCLK block on any of the GCLK_IO pins.

The resulting output could be routed to the secondary input of the Si5351C. This way, we could support e.g. multiplying from 1 MHz to 10 MHz in the SAMD, and then drive the Si5351C as we would with a direct 10MHz reference.

I of course don't know how good the phase noise of the SAMD internal PLL is...


Related issues

Precedes osmo-clock-gen - Feature #3858: Make more GPIOs avaliable for future useResolvedmschramm03/25/201903/25/2019

Actions
Actions

Also available in: Atom PDF

Add picture from clipboard (Maximum size: 48.8 MB)